



# WJEC Eduqas GCE A LEVEL in ELECTRONICS

ACCREDITED BY OFQUAL DESIGNATED BY QUALIFICATIONS WALES

# SPECIFICATION

Teaching from 2017 For award from 2019

Version 3 December 2024



# SUMMARY OF AMENDMENTS

| Version | Description                                                                                      | Page number |
|---------|--------------------------------------------------------------------------------------------------|-------------|
| 2       | 'Making entries' section has been amended to clarify resit rules and carry forward of NEA marks. | 43          |
| 3       | Clarification of synoptic requirement added.                                                     | 5, 13 & 26  |

Page





# WJEC Eduqas GCE A LEVEL ELECTRONICS

### For teaching from 2017 For award from 2019

| Sumr | Summary of assessment 2 |                                             | 2         |
|------|-------------------------|---------------------------------------------|-----------|
| 1.   | Introd                  | <b>duction</b>                              | <b>3</b>  |
|      | 1.1                     | Aims and objectives                         | 3         |
|      | 1.2                     | Prior learning and progression              | 4         |
|      | 1.3                     | Equality and fair access                    | 4         |
| 2.   | <b>Subje</b>            | ect content                                 | <b>5</b>  |
|      | 2.1                     | Component 1                                 | 13        |
|      | 2.2                     | Component 2                                 | 26        |
|      | 2.3                     | Component 3                                 | 37        |
| 3.   | <b>Asse</b>             | <b>ssment</b>                               | <b>41</b> |
|      | 3.1                     | Assessment objectives and weightings        | 41        |
|      | 3.2                     | Arrangements for non-exam assessment        | 42        |
| 4.   | <b>Tech</b>             | nical information                           | <b>43</b> |
|      | 4.1                     | Making entries                              | 43        |
|      | 4.2                     | Grading, awarding and reporting             | 43        |
| Арре | ndices                  | s:                                          | <b>44</b> |
|      | A: Eq                   | uations in electronics                      | 44        |
|      | B: Ma                   | thematical requirements and exemplification | 48        |
|      | C: Ele                  | ectronic symbols                            | 50        |
|      | D: Inc                  | dependence in non-exam assessment tasks     | 52        |
|      | E: As                   | sessment grids for non-exam assessment      | 57        |

# GCE A LEVEL ELECTRONICS

### SUMMARY OF ASSESSMENT

Component 1: Principles of Electronics Written examination: 2 hours 45 minutes 40% of qualification

A mix of short answer and extended answer questions with some set in a practical context.

Component 2: Application of Electronics Written examination: 2 hours 45 minutes 40% of gualification

A mix of short answer and extended answer questions with some set in a practical context.

Component 3: Extended system design and realisation tasks Non-exam assessment 20% of gualification

#### Task 1

A design and program task to create a microcontroller system programed in assembler language to solve an identified problem, need or opportunity.

#### Task 2

A substantial integrated design and realisation task to create an electronic system to solve an identified problem, need or opportunity.

This linear qualification will be available for assessment in May/June each year. It will be awarded for the first time in summer 2019.

Ofqual Qualification Number (listed on The Register): 603/0777/8

Qualifications Wales Designation Number (listed on QiW): C00/1174/4

# GCE A LEVEL ELECTRONICS

# 1 INTRODUCTION

### 1.1 Aims and objectives

WJEC Eduqas A level Electronics provides a broad, coherent, satisfying and worthwhile course of study. It encourages learners to develop confidence in, and a positive attitude towards, electronics and to recognise its importance in their own lives and in today's technological society.

The WJEC Eduqas A level in Electronics will ensure that learners have the electronic and mathematical knowledge and electronic engineering skills to solve problems. This should enable learners to appreciate how many problems in society can be tackled by the application of the scientific ideas in the field of electronics using engineering processes. The scope and nature of the learner's study should be coherent and practical. The practical work enables learners to see the theoretical knowledge contained in the specification in action and to gain greater understanding of the knowledge in a practical context.

Studying WJEC Eduqas A level Electronics enables learners to:

- develop essential scientific knowledge and conceptual understanding of the behaviour of electrical/electronic circuits
- develop and demonstrate a deep understanding of the nature, processes and methods of electronics as an engineering discipline
- develop competence and confidence in a variety of practical, mathematical and problem solving skills
- develop and learn how to apply observational, practical and problem-solving skills in the identification of needs in the world around them and the testing of proposed electronic solutions
- develop and learn how to apply creative and evaluative skills in the development and assessment of electronic systems to solve problems
- develop their interest in electronics, including developing an interest in further study and careers associated with electronics.

### 1.2 Prior learning and progression

Any requirements set for entry to a course following this specification are at the discretion of centres. It is reasonable to assume that many learners will have achieved qualifications equivalent to Level 2 at KS4. Skills in Numeracy/Mathematics, Literacy/English and Information and Communication Technology will provide a good basis for progression to this Level 3 qualification.

This specification builds on the knowledge, understanding and skills established at GCSE. Some learners may have already gained knowledge, understanding and skills through their study of WJEC Eduqas AS in Electronics.

This specification provides a suitable foundation for the study of electronics or a related area through a range of higher education courses, progression to the next level of vocational qualifications or employment. In addition, the specification provides a coherent, satisfying and worthwhile course of study for learners who do not progress to further study in this subject.

This specification is not age specific and, as such, provides opportunities for learners to extend their life-long learning.

### 1.3 Equality and fair access

This specification may be followed by any learner, irrespective of gender, ethnic, religious or cultural background. It has been designed to avoid, where possible, features that could, without justification, make it more difficult for a learner to achieve because they have a particular protected characteristic.

The protected characteristics under the Equality Act 2010 are age, disability, gender reassignment, pregnancy and maternity, race, religion or belief, sex and sexual orientation.

The specification has been discussed with groups who represent the interests of a diverse range of learners, and the specification will be kept under review.

Reasonable adjustments are made for certain learners in order to enable them to access the assessments (e.g. candidates are allowed access to a Sign Language Interpreter, using British Sign Language). Information on reasonable adjustments is found in the following document from the Joint Council for Qualifications (JCQ): *Access Arrangements and Reasonable Adjustments: General and Vocational Qualifications.* 

This document is available on the JCQ website (<u>www.jcq.org.uk</u>). As a consequence of provision for reasonable adjustments, very few learners will have a complete barrier to any part of the assessment.

# 2 SUBJECT CONTENT

This section outlines the knowledge, understanding and skills to be developed by learners studying WJEC Eduqas A level Electronics.

Learners should be prepared to apply the knowledge, understanding and skills specified in a range of theoretical, practical, industrial and environmental contexts. Learners' understanding of the connections between the different elements of the subject and their holistic understanding of the subject is a requirement of this specification. In practice, this means that synoptic questions will be set in each component. These questions will require learners to draw upon knowledge from other parts of the specification.

Practical work is an intrinsic part of this specification. It is vitally important in developing a conceptual understanding of many topics and it enhances the experience and enjoyment of electronics. The practical skills developed are also fundamentally important to learners going on to further study in electronics, engineering and related subjects, and are transferable to many careers.

All content in the specification should be introduced in such a way that it enables learners to:

- develop scientific knowledge and conceptual understanding of the behaviour of analogue and digital electrical/electronic circuits including a wide range of electronic components
- develop an understanding of the nature, processes and methods of electronics as an engineering discipline to help answer questions about practical circuits
- be aware of new and emerging technologies
- develop and learn how to apply observational, practical, problem-solving and evaluative skills to identify needs in the world and to propose and test electronic solutions
- progress to Level 4 qualifications or careers in electronics and engineering.

The specification content is organised in sections. Each section contains the following:

**Overview** – summarises the content of each topic.

Electronic skills – summarises how skills may be developed in the section.

**Mathematical skills** (where appropriate) – summarises the mathematical skills that should be developed in each topic. The mathematical statements in each topic are part of the assessable content. All of the mathematical skills in Appendix B are referred to at least once in one of these topics.

Calculators may be used in both written examinations and in the NEA tasks. Candidates are responsible for making sure that their calculators meet the relevant regulations for use in written examinations: information is found in the JCQ publication *Instructions for conducting examinations*.

**Learners should be able to**: – these statements clarify the breadth and depth of the content for each topic.

Five appendices provide further details about:

- Appendix A Equations in electronics
- Appendix B Mathematical requirements and exemplification
- Appendix C Electronic symbols

Appendix D – Independence in non-exam assessment tasks

Appendix E – Assessment grids for non-exam assessment

### **CORE CONCEPTS**

The core concepts are fundamental to the study of electronics. It is essential learners achieve a good understanding of these core concepts. They will be directly assessed in components 1 and 2 and are essential for the successful completion of Component 3.



Core concepts cover the following topics:

- 1. System synthesis
- 2. DC Electrical circuits
- 3. Input and output sub-systems
- 4. Energy and power

#### 1. SYSTEM SYNTHESIS

#### Overview

This topic looks at how to represent systems in terms of inputs, processes, outputs and feedback. This will enable complex systems to be represented in terms of subsystems to allow the communication of complex systems.

#### **Electronic skills**

This topic looks at how learners can describe electronic systems and how complex systems can be broken down into sub-systems. These skills will be used throughout the study of electronics.

#### Learners should be able to:

- (a) recognise that electronic systems consist of inputs, processes and outputs and may include feedback
- (b) represent complex systems in terms of sub-systems
- (c) analyse and design system diagrams.

#### 2. DC ELECTRICAL CIRCUITS

#### Overview

This topic covers basic circuit theory. It involves the study of the resistance of an electronic circuit and its relationship with current and potential difference. Resistors and capacitors connected in series and parallel are also explored.

#### **Electronic skills**

This topic gives learners the opportunity to explore electronic circuits through mathematical analysis and practical testing. Learners also develop investigative approaches and practical work, including safe and correct use of equipment and components; keeping records; constructing circuits from circuit diagrams and connecting appropriate measuring instruments.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; estimating results; using calculators to find reciprocals; using an appropriate number of significant figures; making order of magnitude calculations; and changing the subject of an equation.

#### Learners should be able to:

- (a) use standard circuit symbols to interpret and draw circuit diagrams
- (b) define resistance R, as  $R = \frac{V}{I}$ , describe the effects of resistors in circuits and be able to use the equation V = IR
- (c) use the equations to calculate the effective resistance of combinations of resistors connected in series and/or parallel

$$R = R_1 + R_2 + ...$$
 resistors in series  

$$\frac{1}{R} = \frac{1}{R_1} + \frac{1}{R_2} + ...$$
 resistors in parallel  

$$R = \frac{R_1 R_2}{R_1 + R_2}$$
 two resistors in parallel

- (d) analyse circuits (based on a single power supply) using Kirchhoff's laws and Thevenin's theorem
- (e) select appropriate values of resistor from the E24 series

(f) define capacitance, C as 
$$C = \frac{Q}{V}$$

(g) explain how capacitors can be used to form the basis of timing circuits and use the equations to calculate the effective capacitance of capacitors in series and parallel

| $\frac{1}{C} = \frac{1}{C_1} + \frac{1}{C_2} + \dots$ | capacitors in series     |
|-------------------------------------------------------|--------------------------|
| $C = \frac{C_1 C_2}{C_1 + C_2}$                       | two capacitors in series |
| $C = C_1 + C_2 + \dots$                               | capacitors in parallel.  |

#### 3. INPUT AND OUTPUT SUB-SYSTEMS

#### Overview

This topic covers how input components can be used to give systems useful information about their environment and the type of outputs the system can control.

#### **Electronic skills**

The topic provides learners with opportunities to explore input devices and their application in sensing using voltage divider circuits through practical testing and mathematical analysis. Learners also develop investigative approaches and practical work, including safe and correct use of equipment and components; keeping records; constructing circuits from circuit diagrams and connecting appropriate measuring instruments.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; estimating results; using an appropriate number of significant figures; and changing the subject of an equation.

#### Learners should be able to:

- (a) describe the use of photosensitive devices, ntc thermistors and switches in a voltage divider circuit to provide analogue signals
- (b) determine experimentally, interpret and use characteristic curves for the above devices
- (c) use the equation to calculate output voltages for a voltage divider

$$V_{\rm OUT} = \frac{R_2}{R_1 + R_2} V_{\rm IN}$$

- (d) explain how a Schmitt inverter can be used to provide signal conditioning
- (e) design and construct sensing circuits with photosensitive devices, ntc thermistors and switches
- (f) describe the use of a buzzer, a loudspeaker, a motor, a solenoid, a relay; a mechanical actuator (servo) and a seven-segment display in a system.

#### 4. ENERGY AND POWER

#### Overview

This topic involves the study of power in DC and AC circuits and the relationship between potential difference, current and power.

#### **Electronic skills**

This topic gives learners the opportunity to explore the power in a circuit through mathematical analysis for DC and AC circuits, with the use of rms (root mean square) voltages and current for an AC circuit.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; calculating squares and square roots; estimating results; finding arithmetic means; using an appropriate number of significant figures; and changing the subject of an equation.

#### Learners should be able to:

- (a) recall that power is defined as the rate of doing work and use the relationship between energy, power and time E = Pt
- (b) select and apply the rms voltage and current equations,  $V_{ms} = \frac{V_0}{\sqrt{2}}$  and

$$\mathbf{I}_{\rm rms} = \frac{\mathbf{I}_{\rm o}}{\sqrt{2}}$$
 , including power calculations in a sinusoidal AC circuit

(c) use the power relationships  $P = VI = I^2R = \frac{V^2}{R}$  for AC and DC circuits.

### 2.1 Component 1

#### **Principles of Electronics**

Written examination: 2 hours 45 minutes 40% of qualification 140 marks

This component covers the following topics:

- 1. Semiconductor components
- 2. Logic systems
- 3. Operational amplifiers
- 4. Signal conversion
- 5. AC circuits and passive filters
- 6. Communications systems
- 7. Wireless transmission
- 8. Instrumentation systems

The assessment will also include synoptic questions.

These questions will require learners to draw upon knowledge from other parts of the specification.

#### 1. SEMICONDUCTOR COMPONENTS

#### Overview

This topic covers the construction of semiconductors in terms of n-type and p-type materials and the processes at a p-n junction and looks at the use of a range of diodes and transistors.

#### **Electronic skills**

The topic gives learners the opportunity to explore the action of several types of diodes and npn bipolar and MOSFET transistors. Learners will also work with various semiconductor devices and calculate values using component data and graphs.

#### Mathematical skills

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; estimating results; using an appropriate number of significant figures; changing the subject of an equation; and translating information between graphical, numerical and algebraic forms.

#### Learners should be able to:

- (a) recall the conduction processes in n- and p-type semiconductors in terms of electrons and holes
- (b) recall conduction processes at a p-n junction, the reasons for the difference in the conducting properties of a p-n diode in the different directions and explain the operation of an LED
- (c) recall the principles of operation of a photodiode
- (d) explain the properties of an n-channel enhancement mode MOSFET in terms of the effects of bias voltage on the conducting channel (pinching)
- (e) describe the use of light-emitting diodes, silicon diodes and zener diodes in electronic systems and using data, including interpreting and sketching characteristic graphs to carry out relevant calculations on circuits containing these devices
- (f) calculate series resistor values for LED circuits and select appropriate zener diodes
- (g) describe the use of n-channel enhancement mode MOSFETs and npn bipolar transistors in switching circuits, using data to select suitable components for circuits
- (h) define  $g_M$  as the gradient of an  $I_D$ - $V_{GS}$  graph.

#### (i) select and apply the equations

| $I_{\rm C} = h_{\rm FE} I_{\rm B}$                                  | bipolar transistor            |
|---------------------------------------------------------------------|-------------------------------|
| $I_{\rm D} = g_{\rm M}(V_{\rm GS} - 3)$                             | MOSFET                        |
| $\mathbf{P} = \mathbf{I}_{\mathrm{D}}^2 \mathbf{r}_{\mathrm{DSon}}$ | power dissipated in a MOSFET. |

#### 2. LOGIC SYSTEMS

#### Overview

This topic involves the study of logic gates in control. Learners will look at the types of logic gates and their function, develop combinations of logic gates to perform other logic functions and to solve set tasks. Methods for simplifying logic systems will also be developed.

#### **Electronic skills**

This topic involves learners exploring the use of logic to control systems. Learners will work with different types of logic gates, understand how to connect and combine them to create different functions. They will use several methods to examine the workings of logic systems and be able to simplify these systems.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in Boolean algebra; simplifying logic systems using Boolean algebra, Karnaugh maps and multiplexers; and translating information between graphical, numerical and algebraic forms.

#### Learners should be able to:

- (a) identify and use NOT; 2 and 3-input AND, NAND, OR, NOR, XNOR and XOR logic gates
- (b) construct, recognise and use truth tables for these gates and simple combinations of them
- (c) use combinations of one or more types of gate to perform other logic functions including NAND-gate simplification
- (d) simplify logic systems using Boolean algebra, Karnaugh maps and multiplexers
- (e) design and construct circuits containing logic gates, with consideration to sourcing, sinking, pull-up and pull-down resistors
- (f) use de Morgan's theorem to simplify a logic system

$$\overline{A+B} = \overline{A}.\overline{B}$$

$$\overline{A \cdot B} = \overline{A} + \overline{B}$$

(g) use the Boolean identities

A.1=A, A.0=0, A.A=A, A.  $\overline{A}$  =0, A+1=1, A+0=A, A+A=A, A+ $\overline{A}$  =1

(h) select and apply the Boolean identities

$$A + A \cdot B = A + B$$

$$A \cdot B + A = A \cdot (B+1) = A$$

#### 3. OPERATIONAL AMPLIFIERS

#### Overview

This topic develops the uses of operational amplifiers (op-amps) and how they can be connected for different purposes. It involves the study of gain and outputs calculated from different inputs and resistor values and looks at bandwidth, distortion and slew-rate.

#### **Electronic skills**

This topic gives learners the opportunity to explore the different types of op-amps through modelling or simulation and to compare results to expected estimations and calculated results.

#### Mathematical skills

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; understanding and using the symbols: =,<,<<,>>, $\approx$ , $\Delta$ ; estimating results; using an appropriate number of significant figures; making order of magnitude calculations; translating information between graphical and numerical form; interpreting data presented in graphical form; and changing the subject of an equation.

#### Learners should be able to:

- (a) recall the characteristics of an ideal op-amp and be aware that these may be different for a typical op-amp
- (b) recognise that the voltage difference between the two inputs of an op-amp with negative feedback is virtually zero (resulting in a virtual earth if one of the inputs is at 0 V) provided the output is not saturated
- (c) explain the use of an op-amp in a comparator circuit
- (d) recall how the output state of a comparator depends upon the relative values of the two input states and design comparator switching circuits
- (e) recall and apply the conditions for the balance of a bridge circuit
- (f) define the voltage gain, G, of an amplifier as  $G = \frac{V_{OUT}}{V_{IN}}$  and be able to select

and apply the equation

- (g) draw, recognise and recall the characteristics of the following op-amp circuits:
  - non-inverting amplifier
  - inverting amplifier
  - summing amplifier
  - comparator
  - voltage follower circuit

#### A LEVEL ELECTRONICS 18

- (h) select and apply the following equations for op-amp circuits:
  - $G = 1 + \frac{R_{F}}{R_{I}}$ non-inverting amplifier •
  - $\mathbf{G} = -\frac{\mathbf{R}_{\mathrm{F}}}{\mathbf{R}_{\mathrm{IN}}}$ inverting amplifier  $V_{OUT} = -R_F \left( \frac{V_1}{R_1} + \frac{V_2}{R_2} + \dots \right)$ summing amplifier

(i) select and apply the following equations for op-amp circuits:

$$\begin{array}{lll} \bullet & \mbox{comparator} & V_{\rm OUT} = ~V_{\rm S}~ for ~V_{\scriptscriptstyle +} > ~V_{\_} \\ & V_{\rm OUT} = ~-V_{\rm S}~ for ~V_{\scriptscriptstyle +} < ~V_{\_} \\ \bullet & \mbox{voltage follower circuit} & V_{\rm OUT} = ~V_{\rm IN} \end{array}$$

- (j) relate the input impedance of an op-amp to its configuration
- (k) recall that the bandwidth is the frequency range over which the voltage gain is greater than  $\frac{1}{\sqrt{2}}$  of its maximum value and estimate this bandwidth from a frequency response curve and use the gain-bandwidth product (unity gain bandwidth) to estimate bandwidth
- design single stage amplifiers based on inverting and non-inverting voltage (I) amplifiers to achieve a specified voltage gain or bandwidth;
- explain how clipping and slew-rate can lead to distortion (m)
- select and apply the equations (n)

slew rate =  $\frac{\Delta V_{OUT}}{\Delta t}$ definition of slew rate

slew rate =  $2\pi f V_{P}$ minimum slew-rate for distortion of free sinusoidal signal.

#### 4. SIGNAL CONVERSION

#### Overview

This topic will cover the need for signal conversion and investigate the design and use of both digital to analogue and analogue to digital signal conversion subsystems.

#### Electronic skills

This topic allows learners to explore the conversion of digital to analogue signals and analogue to digital signals by using operational amplifiers. ADC converters are further investigated to look at flash and digital ramp ADCs.

#### **Mathematical skills**

There are some opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; estimating results; using an appropriate number of significant figures; and changing the subject of an equation.

#### Learners should be able to:

- (a) explain the need for signal conversion between analogue and digital form in communications and microprocessors
- (b) describe how an op-amp summing amplifier can be used as a DAC to convert a digital signal into an analogue signal
- (c) analyse and design a DAC based upon an op-amp summing amplifier to meet a given specification
- (d) describe how comparators can be used as an ADC to convert an analogue signal into a digital signal
- (e) describe the process of digitising audio signals and explain the effects of sampling rate and resolution
- (f) analyse and design a flash converter ADC based on comparators and priority encoders to meet a specification and describe the factors affecting the resolution
- (g) select and apply the equation for calculating the resolution of a n-bit flash converter

resolution = 
$$\frac{i/p \text{ voltage range}}{2^n}$$

(h) compare the difference of a digital ramp ADC and a flash ADC.

#### 5. AC CIRCUITS AND PASSIVE FILTERS

#### Overview

This topic involves the study of resistive loads for AC circuits and impedance to passive filters. High-pass and low-pass passive RC filters and passive LC band-pass filters are also included.

#### **Electronic skills**

This topic allows learners to explore the use of capacitors and inductors in AC circuits and their use to form filters. Filters are further investigated to see how they can be adapted for different uses.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; calculating squares and square roots; using an appropriate number of significant figures; making order of magnitude calculations; understanding and using the symbols =,  $\pi$ ; changing the subject of an equation; substituting numerical values into algebraic equations using appropriate units for physical quantities; finding arithmetic means; translating information between graphical and numeric form; plotting two variables from experimental or other data; interpreting and plotting logarithmic plots; and interpreting data presented in graphical form.

#### Learners should be able to:

- (a) use V-t, I-t and P-t graphs for resistive loads
- (b) describe the relationship between rms and peak values
- (c) select and apply the equations to calculate the reactance of capacitors and inductors and the impedance for a series circuit

$$X_{c} = \frac{1}{2\pi f C}$$
$$X_{L} = 2\pi f L$$
$$Z = \sqrt{R^{2} + X^{2}}$$

- (d) draw, recognise and interpret the output of RC passive filters using linear-log and log-log output graphs and describe the advantage of buffering passive filters
- (e) recognise, analyse, design and draw circuits for high-pass and low-pass passive RC filters and passive LC band-pass filters

#### (f) select and apply the equations

$$f_0 = \frac{1}{2\pi \sqrt{L C}}$$

$$R_{\rm D} = \frac{L}{r_{\rm L}C}$$

resonant frequency for LC filters

dynamic resistance of a resonant circuit

$$Q = \frac{f_0}{bandwidth} = \frac{2\pi f_0 L}{r_L}$$

Q-factor.

#### 6. COMMUNICATIONS SYSTEMS

#### Overview

This topic involves the study of communication systems and provides a basic understanding of communication systems to develop in wireless transmission, digital communication and optical communication topics.

#### **Electronic skills**

This topic allows learners to explore communications systems. Learners will look at the concept of communication and the structure of communication systems. This progresses to exploring data transmission through calculation of bandwidth, data rate and gain. Learners will also be introduced to the concepts of noise and distortion.

#### **Mathematical skills**

There are some opportunities for the development of mathematical skills in this topic. These include: translating information between graphical and numeric form; changing the subject of an equation; substituting numerical values into algebraic equations; using decibel notation and logarithmic functions; using appropriate units for physical quantities; and interpreting data presented in graphical form.

#### Learners should be able to:

- (a) recall that communication is the transfer of meaningful information from one location to another
- (b) recall the structure of a simple communication system consisting of: information source, transmitter/encoder, transmission medium, amplifier/regenerator receiver/decoder and information destination
- (c) recall and explain the relationship between bandwidth, data rate and information-carrying capacity and select and apply the equations

 $N_{CH} = \frac{\text{available bandwidth}}{\text{channel bandwidth}}$ 

maximum data rate =  $2 \times available$  bandwidth

- (d) explain the need to multiplex a number of signals onto one transmission medium and describe the principles of frequency and time division multiplexing
- (e) describe the role of filters in communication systems
- (f) use the decibel scale to express power gain in amplifiers/attenuation in transmission media and select and apply the equation

$$G_{dB} = 10 \log_{10} \frac{P_{OUT}}{P_{IN}}$$

gain in decibels

- (g) differentiate between noise and distortion
- (h) calculate the total gain in a communication system given the power gain or attenuation of its component parts
- (i) state what is signal to noise ratio and select and apply the equations

$$SNR_{dB} = 10\log_{10}\frac{P_{s}}{P_{N}} = 20\log_{10}\frac{V_{s}}{V_{N}} \qquad \text{signal to noise ratio}$$

(j) state what signal attenuation is and describe the significance of signal attenuation (in dB) for the signal-to-noise ratio.

#### 7. WIRELESS TRANSMISSION

#### Overview

This topic covers the principles of wireless transmission including amplitude modulation (AM) and frequency modulation (FM).

#### **Electronic skills**

This topic gives learners the opportunity to explore wireless transmission, including the radio spectrum for data transmission, bandwidth requirements and available frequency channels. Learners will also perform calculations on the different types of modulation.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; understanding and using the symbols =, $\Delta$ ; substituting numerical values into algebraic equations; using appropriate units for physical quantities; solving simple algebraic equations; estimating results; using an appropriate number of significant figures; making order of magnitude calculations; translating information between graphical and numerical form; interpreting data presented in graphical form; and changing the subject of an equation.

#### Learners should be able to:

 $c = f\lambda$ 

- (a) recall and explain the use of the different regions of the radio spectrum for the transmission of data, including in terms of bandwidth requirements and available frequency channels
- (b) describe and explain the use of amplitude modulation and frequency modulation and select and apply the equations

| $m = \frac{\left(V_{max} - V_{min}\right)}{\left(V_{max} + V_{min}\right)} \times 100\%$ | depth of modulation      |
|------------------------------------------------------------------------------------------|--------------------------|
| $\beta = \frac{\Delta f_{\rm c}}{f_{\rm i}}$                                             | modulation index         |
| Bandwidth = $2(\Delta f_0 + f_i) = 2(1+\beta)f_i$                                        | transmitted FM bandwidth |

(c) sketch, recognise and analyse the resulting waveforms for a sinusoidal carrier being amplitude and frequency modulated by a single frequency audio signal.

wave speed

#### 8. INSTRUMENTATION SYSTEMS

#### Overview

This topic draws together the use of op-amps for instrumentation systems, the use of bridge circuits with thermistors and strain gauges in instrumentation and the use of slotted and encoded discs.

#### **Electronic skills**

This topic enables learners to further explore the op-amp difference amplifier for instrumentation and the use of bridge circuits with thermistors and strain gauges. Learners also investigate methods of sensing rotational speed and angular position using slotted and encoded discs.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal form; using appropriate number of significant figures; changing the subject of an equation; substituting numerical values into algebraic equations using appropriate units for physical quantities; translating information between graphical and numeric form; and interpreting data presented in graphical form.

#### Learners should be able to:

(a) draw and recognise an op-amp difference amplifier circuit and select and apply the equation

$$\mathbf{V}_{\rm OUT} = \mathbf{V}_{\rm DIFF} \left( \frac{\mathbf{R}_{\rm F}}{\mathbf{R}_{\rm I}} \right)$$

- (b) analyse and design instrumentation amplifiers based upon the op-amp difference amplifier circuit
- (c) describe the use of bridge circuits with thermistors and strain gauges
- (d) describe the use of the slotted discs (for sensing rotational speed) and encoded discs (for sensing angular position)
- (e) compare the Gray coding of encoded discs with binary coding
- (f) design logic system to process the output of slotted and encoded discs.

### 2.2 Component 2

#### **Application of Electronics**

Written examination: 2 hours 45 minutes 40% of qualification 140 marks

This component covers the following topics:

- 1. Timing circuits
- 2. Sequential logic systems
- 3. Microcontrollers
- 4. Digital communications
- 5. Optical communication
- 6. Mains power supply systems
- 7. High power switching systems
- 8. Audio systems

The assessment will also include synoptic questions.

These questions will require learners to draw upon knowledge from other parts of the specification.

#### 1. TIMING CIRCUITS

#### Overview

This topic develops the use of RC circuits to create time delays and their use in the creation of mono and astable timing circuits.

#### **Electronic skills**

This topic gives learners the opportunities to explore the charging and discharging of a RC network and its application in debouncing switches. Learners also investigate the operation of a 555 timer IC in monostable and astable circuits through calculation, modelling and simulation. They will also study astable circuits based upon Schmitt triggers.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; using an appropriate number of significant figures; changing the subject of an equation; substituting numerical values into algebraic equations using appropriate units for physical quantities; using calculators to find and use power, exponential and logarithmic functions; solving simple algebraic equations; translating information between graphical, numeric and algebraic form; plotting two variables from experimental or other data; interpreting and plotting logarithmic plots; interpret data presented in graphical form; and changing the subject of an equation.

#### Learners should be able to:

- (a) use the equation for the time constant (T) for an RC circuit: T = RC
- (b) select and apply the exponential charging and discharging equations:

$$\mathbf{V}_{\mathrm{C}} = \mathbf{V}_{\mathrm{0}} \left( 1 - \mathrm{e}^{-\frac{\mathrm{t}}{\mathrm{RC}}} \right)$$

for a charging capacitor

$$V_{\rm C} = V_0 e^{-\frac{1}{\rm RC}}$$

for a discharging capacitor

and use 0.69 RC as the half time and 5 RC as an approximation to estimate effective charging and discharging times

#### (c) select and apply the equations

$$t = -RC \ln \left( 1 - \frac{V_c}{V_0} \right)$$
 charging capacitor

$$t = -RC \ln \left( \frac{V_{c}}{V_{0}} \right)$$

discharging capacitor

- (d) calculate values of T, R and C for a charging / discharging capacitor by using a graph (including log graphs)
- (e) use a RC circuit in debouncing switches
- (f) recall the properties of monostable circuits
- (g) explain the use of a monostable circuit in conjunction with a RC network in a time-delay circuit
- (h) recall the properties of an astable circuit and its use as a pulse generator
- (i) explain the operation, draw and design the circuit of an astable circuit based upon a Schmitt trigger and select and apply the approximation  $f \approx \frac{1}{RC}$ , where f is the operating frequency
- (j) draw and analyse circuits for monostable and astable circuits based upon a 555 timer IC, and select and apply the following equations to calculate their characteristics including pulse duration, frequency, mark-space ratio

| $f = \frac{1}{T}$                                        | frequency, period relationship      |
|----------------------------------------------------------|-------------------------------------|
| T = 1.1RC                                                | 555 monostable                      |
| $t_{\rm H} = 0.7 (R_1 + R_2) C$                          | mark time of a 555 astable circuit  |
| $t_{L} = 0.7R_{2}C$                                      | space time of a 555 astable circuit |
| $f = \frac{1.44}{(R_1 + 2R_2)C}$                         | frequency of a 555 astable circuit  |
| $\frac{T_{\rm ON}}{T_{\rm OFF}} = \frac{R_1 + R_2}{R_2}$ | mark/space ratio of an astable.     |

#### 2. SEQUENTIAL LOGIC SYSTEMS

#### Overview

This topic covers latches based on NAND gates and propagation delays in sequential systems. It involves the study of characteristics and uses for a range of systems based on D-type flip-flops, dedicated 4-bit counters, 2 digit decimal counter and synchronous counter systems.

#### **Electronic skills**

This topic expands on the logic systems topic, which gives learners further opportunities to design and analyse sequential logic systems. Learners will also explore a range of uses for D-type flip-flops.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in Boolean algebra; simplifying logic systems using Boolean algebra, Karnaugh maps and multiplexers; translating information between graphical, numerical and algebraic forms, constructing and using timing diagrams; and converting between binary, decimal, hexadecimal and binary-coded decimal (BCD) number systems.

#### Learners should be able to:

- (a) design and describe the action of a Set-Reset ( SR ) latch based on NAND gates
- (b) describe the significance of propagation delays in sequential systems
- (c) construct and use timing diagrams to explain the operation of sequential logic circuits
- (d) recall the characteristics and uses of the inputs and outputs of D-type flipflops for:
  - transition gates
  - frequency divider circuits
  - asynchronous counters
  - parallel-in-series-out (PISO) registers
  - series-in-parallel-out (SIPO) registers
  - synchronous counters
- (e) design systems that use a dedicated 4-bit counter and combinational logic to produce a sequence of events
- (f) design and analyse a 2 digit decimal counting system
- (g) convert between binary, decimal, hexadecimal and binary-coded decimal (BCD) number systems
- (h) design sequence generators based on D-type flip-flops configured as synchronous counters, use state diagrams and explain the significance of stuck and unused states, including Boolean manipulation to produce simpler solutions.

#### 3. MICROCONTROLLERS

#### Overview

This topic covers the microcontroller as a programable integrated circuit (PIC) and its internal structure. It also covers how microcontrollers are interfaced and programed through flowcharts and assembler language to perform tasks.

#### **Electronic skills**

Learners will have the opportunity in this topic to work with microcontrollers, interfacing them to inputs and outputs and programing them to perform set tasks. Learners will also use both flowcharts and assembler language to program the microcontrollers and look at the application of microcontrollers.

#### **Mathematical skills**

There are some opportunities for the development of mathematical skills in this topic. These include: converting between binary and decimal number systems; and drawing and interpreting flowcharts.

#### Learners should be able to:

- (a) analyse and design flowchart programs to program microcontrollers
- (b) recall and describe the structure of a PIC microcontroller as programmable assemblies of memory, input ports, output ports, CPU, clock and reset
- (c) recall and explain the use of interrupts to allow an external device to be serviced on request
- (d) recall and describe the application of a PIC microcontroller
- (e) analyse, design and program PIC microcontroller-based circuits using assembler language.

#### 4. DIGITAL COMMUNICATIONS

#### Overview

This topic develops the concepts of digital communication by examining different types of modulation and the regeneration of digital signals. Block diagrams of pulse code modulation (PCM) systems are used to explain their operation. Also Nyquist theorem and time division multiplexing (TDM) is introduced.

#### **Electronic skills**

This topic enables learners to explore the construction of systems required for digital communications. They will also have opportunity to explore parts of digital communication systems.

#### **Mathematical skills**

There are some opportunities for the development of mathematical skills in this topic. These include: translating information between graphical and numeric form; plotting two variables from data; and interpreting data presented in graphical form

#### Learners should be able to:

- (a) analyse and design Schmitt trigger circuits to regenerate a digital signal
- (b) analyse and draw graphs to illustrate pulse modulation techniques (pulse width modulation (PWM), pulse amplitude modulation (PAM), pulse position modulation (PPM))
- (c) draw a block diagram for and describe the operation of a pulse code modulation (PCM) communication system consisting of:

#### transmitter

low pass filter, sampling gate, sampling clock, ADC, PISO shift register, PISO clock

and receiver Schmitt trigger, SIPO shift register, SIPO clock, DAC, low pass filter

- (d) use the relationship between required sampling frequency to the highest frequency in the signal and Nyquist theorem
- (e) describe how time division multiplexing (TDM) can be used to improve the user capacity of a PCM communications link
- (f) state the limitation on the number of channels that can be incorporated into a PCM communications link, using TDM and use given data to calculate how many channels can be incorporated into a PCM communications link, using TDM.

#### 5. OPTICAL COMMUNICATION

#### Overview

This topic introduces the principles of optical communication, its limitations and the principles for converting between electrical and optical signals.

#### **Electronic skills**

Learners will have the opportunity to study optical communications, with practical opportunities to explore basic circuits for converting between electrical and optical signals by modelling the systems.

#### Learners should be able to:

- (a) describe how the refractive properties of glass allow signals to be transmitted over long distances in optical fibres
- (b) describe the effects of dispersion, attenuation and radiation losses in optical fibre communication and the relative advantages of single and multi-mode optical fibres in a communication network
- (c) describe the principles of operation of circuits for converting between electrical and optical signals
- (d) describe the use of LED and laser light sources in an optical fibre transmitter.

#### 6. MAINS POWER SUPPLY SYSTEMS

#### Overview

This topic explores power supplies with half and full wave rectification, the use of capacitors and load and line regulation. The topic also involves the analysis and design of regulators based upon a zener diode, a transistor emitter follower and a non-inverting amplifier.

#### **Electronic skills**

This topic gives learners opportunities to model and simulate half and full wave rectification, by examining the effect of capacitors and loads on the output of simple power supplies. Learners have the opportunity to construct and test a range of voltage regulators consisting of a zener diode, a transistor emitter follower or non-inverting amplifier.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; using an appropriate number of significant figures; making order of magnitude calculations; changing the subject of an equation; translating information between graphical and numerical form; and interpreting data presented in graphical form.

#### Learners should be able to:

- (a) recall the use of diodes for half-wave and full wave rectification
- (b) describe the effect of capacitors and loads on the output of a simple power supply
- (c) select and apply the ripple voltage equation

$$V_r = \frac{I}{f_r C}$$

- (d) design zener regulated power supplies and draw graphs to show the effect of loading
- (e) distinguish between load regulation and line regulation
- (f) analyse and design a voltage regulator based upon a zener diode, a transistor emitter follower and a non-inverting amplifier
- (g) select and apply the gain equation

$$V_{\rm L} \approx V_{\rm Z} \left( 1 + \frac{R_{\rm F}}{R_{\rm I}} \right)$$

#### 7. HIGH POWER SWITCHING SYSTEMS

#### **Overview**

This topic involves the study of high power switching for both DC/AC loads. It covers the use and application of thyristors, diacs and triacs for high power switching.

#### **Electronic skills**

This topic gives opportunities for learners to model and simulate switching circuits for both DC and AC systems.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; using calculators to find and use power, exponential and tan functions; estimating results; using an appropriate number of significant figures; making order of magnitude calculations; changing the subject of an equation; translating information between graphical and numerical form; and interpret data presented in graphical form.

#### Learners should be able to:

- (a) describe the advantages of using thyristors and triacs to switch high power DC/AC loads respectively, compared to using a transistor or a relay
- (b) recall the general thyristor characteristics, the conditions under which a thyristor conducts and explain the significance of the following terms:

holding current, minimum gate voltage, minimum gate current

- (c) design DC thyristor switching circuits and explain the process of capacitor commutation
- (d) draw the circuit diagram and analyse graphs for an AC phase control circuit, using a RC network, a triac and a diac
- (e) select and apply the equation

$$\phi = \tan^{-1}\left(\frac{R}{X_{\rm c}}\right)$$

to calculate the phase shift between supply voltage and capacitor voltage.

#### 8. AUDIO SYSTEMS

#### Overview

This topic develops the use of amplifier and filter sub-systems to construct audio systems.

#### **Electronic skills**

This topic develops ideas studied in earlier topics and involves the use of amplifiers and filters in practical situations for audio systems. Learners will have opportunity to investigate through calculations, modelling and simulation a range of amplifier circuits based on a multi-stage voltage preamplifier, summing amplifier, emitter and source follower power amplifiers, push-pull power amplifiers including active filters.

#### **Mathematical skills**

There are a number of opportunities for the development of mathematical skills in this topic. These include: recognising and using expressions in decimal and standard form; understanding and using the symbols:  $=,\approx$ ; estimating results; using an appropriate number of significant figures; making order of magnitude calculations; changing the subject of an equation; translating information between graphical and numerical form; and interpreting data presented in graphical form.

#### Learners should be able to:

- (a) recall the structure of a simple audio system based upon preamplifiers, a mixer, tone controls, a power amplifier and output loudspeaker
- (b) analyse and design a multi-stage voltage preamplifier to meet bandwidth and gain requirements
- (c) analyse and design a mixer circuit based upon a summing amplifier
- (d) describe and explain the operation of first order active filters (bass boost, treble boost, bass cut, treble cut) based upon an op-amp inverting amplifier and select and apply the equation to calculate the break frequency

$$f_{\rm b} = \frac{1}{2\pi \,\mathrm{R}\,\mathrm{C}}$$

- (e) recall and apply the maximum power transfer theorem
- (f) draw circuits for and recall the properties of emitter and source follower power amplifiers ( $V_{OUT} \approx V_{IN} 0.7$  for an emitter follower and  $V_{OUT} \approx V_{IN} 3$  for source follower)

(g) draw circuits for and recall the properties of push-pull power amplifiers consisting of either emitter or source followers and select and apply the equation

$$P_{MAX} = \frac{V_{s}^{2}}{8R_{L}}$$

push-pull power amplifier

- (h) analyse and draw graphs of the waveforms for first order active filters, emitter and source follower power amplifiers and push-pull power amplifiers
- (i) describe cross over distortion in push-pull amplifiers and its removal using negative feedback.

### 2.3 Component 3

# Extended system design and realisation tasks Non-exam assessment (NEA)

20% of qualification 70 marks

The NEA is an integral part of the WJEC Eduqas A level in Electronics and contributes 20% to the final assessment. This component requires each learner to complete two tasks independently. The tasks build on the concepts studied throughout the specification and the requirements to relate practical circuit design and realisation to knowledge and understanding gained from the study of components 1 and 2.

**Task 1** (20 marks) – involves the development of a microcontroller system programed through assembler language.

**Task 2** (50 marks) – is a substantial system development including analogue and digital sub-systems in an integrated design.

Each task enables learners to carry out a design and realisation task based on an individually identified problem, context or opportunity. This will be researched and analysed by the learner to develop their own specification to clearly guide their system development. Learners will develop their system from a series of subsystems which will be tested individually before assembly and testing as a complete system. Learners must evaluate the performance of their developed system against their specification and suggest improvements that could be made.

This component requires learners, in the context of the knowledge and understanding in Components 1 and 2, to demonstrate their ability to:

- (a) analyse a problem<sup>1</sup> to enable solutions to be developed
- (b) develop a design specification to solve a problem
- (c) propose an electronic system, composed of sub-systems, to satisfy a design specification
- (d) make predictions about the way that electronic systems behave
- (e) design and build an electronic system, modelling its performance against the design specification, modifying as appropriate
- (f) plan tests to make measurements, to explore a problem, selecting appropriate techniques and instruments
- (g) evaluate practical risks in system development and application

<sup>1</sup> In the context of A level electronics skills, 'problem' is interpreted broadly, to embrace:

problem – difficulties in a situation e.g. a person with partial hearing cannot hear the doorbell

<sup>•</sup> context – looking at situations for possible design openings e.g. a person crossing the road

opportunity – possibilities arising e.g. from a new improved component

- (h) carry out tests having due regard to the correct manipulation of apparatus, accuracy of measurement and Health and Safety considerations
- (i) make and record measurements on electrical circuits
- (j) report results using standard scientific conventions
- (k) evaluate the performance of the electronic system against the design specification
- (I) suggest improvements to the electronic system following evaluation
- (m) design a microcontroller system; programming the microcontroller using assembly language (Task 1 only)

Learners should be encouraged and supported to select tasks in which they are interested and which are neither under nor over ambitious. The focus for each of the learner's tasks must be signed off by the teacher. The teacher should discuss the proposed focus of the task with the learner, considering the requirements of the assessment and the ability and interests of the individual learner. The teacher must be satisfied that the suggested focus has the potential for the individual learner to:

- analyse the problem and derive a design specification;
- develop and test a range of sub-systems;
- develop, realise and test a final physical system;
- evaluate the final system against the design specification and suggest improvements.

This will help ensure the task is at a suitable level for the learner concerned and will provide that individual with a level of challenge that is appropriate to their abilities, in the context of the requirements of an A level Electronics qualification.

#### Task 1

Task 1 is intended to introduce learners to software control techniques using assembly language which is widely used to program microcontrollers for consumer products. It is not expected that learners will be familiar with every instruction in the instruction set, or use every programming technique available. Several manufacturers produce PIC development systems which can be used to deliver this part of the component. The work should not be limited to 'onscreen' design and emulation, but must involve the actual programing of a PIC chip, and its testing remotely on a physical circuit. Initial program testing can be carried out using a development board to prove the program works before final testing on a physical circuit.

The report must include a listing of the program, a description of how the program works and testing of the program

#### Task 2

Once the learner has decided on a context for the task, they should undertake appropriate research so that a list of performance parameters (specification) can be given. It is expected that the design specification will contain realistic numerical values against which the final performance of the system can be judged.

In each task the overall system should be developed as a number of sub-systems which should be individually tested and evaluated before being incorporated into the

complete system. This will ensure that the complete system develops by a gradual and incremental process, having been assessed at each stage of its development.

For microcontroller-based projects, a sub-routine can be considered as a sub-system provided its specification can be tested and evaluated in a similar fashion to a component-based sub-system. To meet the assessment requirements, a microcontroller-based project will also need to include, as a minimum, some component-based processing sub-systems for interfacing signals to and from the microcontroller (in addition to the microcontroller circuitry).

In each task the system should be fully tested when the project is complete. The testing should be documented with results being displayed in tables and graphs, where appropriate. These tests will enable the learner to assess the system and identify any faults and limitations. The learner should attempt to modify the system to correct for any limitations and then produce a final set of performance figures for the completed system. The learner should then evaluate the final system against the design specification and suggest further developments.

The learner should fully document the development of each task in a report. It is the evidence contained within this report and the system produced upon which the NEA should be marked and assessed. The report should contain evidence for each task of the following sections:

- System planning including analysis of the problem and a design specification
- System development including the development of the system in terms of subsystems, annotated circuit diagrams and description of testing each sub-system and the recording of results
- System realisation including annotated block and circuit diagrams; evidence of layout planning; description of testing of complete systems and the recording of results and user guide
- Evaluation including a detailed evaluation of the system against the design specification and suggestions for improvement.

The report should be presented in a logical order that is clearly presented and easy to understand. It should contain an acknowledgement of all sources of information and help. Photographs of the complete physical system must be included in the report.

#### **Physical circuit**

Construction of both systems may be on prototype board, strip board or printed circuit board. Whichever method of construction is chosen, the layout and mounting of components and wiring should be neat and logical, assist the design, allow testing of and fault finding of the system. Pre-constructed circuit boards such as PIC or Arduino development boards are **not** acceptable as the final circuit.

#### Supervision

The tasks must be appropriately supervised to ensure that teachers are able to confidently authenticate each learner's work. Learners are allowed supervised access to resources that may include information gathered outside supervised time. Each learner must produce their NEA under immediate supervision.

Each learner must produce their system under 'immediate supervision'. This means the system has to be produced either:

(i) with the simultaneous physical presence of the learner and the supervisor,

or

(ii) remotely by means of simultaneous electronic communication.

In most cases supervision will be of the form described in (i), but in some circumstances, for example if the learner is carrying out a specialist process away from the centre, (ii) may be more appropriate.

Appendix D gives guidance on the level of independence in NEA tasks.

#### **Time allocation**

The NEA is integral to WJEC Eduqas A level Electronics and contributes 20% to the final assessment. Time is not prescribed for this work because the process of the learner's independent design and realisation tasks are iterative. They include the design, prototyping, testing and evaluating of sub-systems and systems, alongside the writing of the task reports. Learners should seek guidance from their teachers and engage as necessary in learner-led discussions. Teachers should make time available for the following:

- to explain the requirements of the independent design and construction task
- to guide learners to an appropriate context
- to direct learners to the assessment objectives relevant to the assessment of the component
- to analyse Health and Safety considerations and the risk assessment of practical work.

As a consequence, the overall time allocated to the independent design and realisation tasks both by teacher and learners should be commensurate with a **20% weighting** of the whole qualification for this component.

### **3 ASSESSMENT**

### 3.1 Assessment objectives and weightings

Below are the assessment objectives for this specification. Learners must be able to:

#### AO1

Demonstrate knowledge and understanding of the ideas, techniques and procedures of electronics

#### AO2

Apply knowledge and understanding of the ideas, techniques and procedures of electronics

#### AO3

Analyse problems and design, build, test and evaluate electronic systems to address identified needs

The table below shows the weighting of each assessment objective for each component and for the qualification as a whole.

|                   | AO1 | AO2 | AO3 | Total |
|-------------------|-----|-----|-----|-------|
| Component 1       | 15% | 20% | 5%  | 40%   |
| Component 2       | 15% | 20% | 5%  | 40%   |
| Component 3       | -   | -   | 20% | 20%   |
| Overall weighting | 30% | 40% | 30% | 100%  |

For each series, the weighting for the assessment of mathematical skills will be a minimum of 30% of the whole qualification.

Where appropriate learners will be expected to provide extended responses which are of sufficient length to allow them to demonstrate their ability to construct and develop a sustained line of reasoning which is coherent, relevant, substantiated and logically structured.

### 3.2 Arrangements for non-exam assessment

#### Marking of extended system design and realisation tasks

Marks should be awarded for the criteria listed in the assessment grids for non-exam assessment (see Appendix E).

Exemplification statements are given in the mark grid to indicate the features which should be present in a candidate's work to be awarded full marks for that section and the level.

A 'level of response' mark scheme is used. The relevant section(s) of the candidate's work should be read from start to finish before applying the mark scheme. Then the work should be matched to the level descriptors to decide which descriptor matches best with the candidate's work, whilst remembering to consider the overall quality of the response. Next, which mark to award within the band needs to be determined. If there is a good match with the content (and, where relevant, the communication statements for QER) then the highest mark for the band should be awarded. Lower marks within the band should be awarded for proportionately weaker matches with the content for the band.

It is the responsibility of the centre to ensure the authenticity of all work presented for assessment. All candidates are required to sign an authentication statement endorsing the originality of their work presented for assessment, and assessors must countersign that they have taken all reasonable steps to validate this. Authentication documentation must be completed by all candidates, not just those selected for moderation.

Marks should only be awarded for work which is that of the candidate. Any assistance that goes beyond general guidance must be recorded on the Electronics task form and taken into account when marking the work.

Marks should only be awarded when there is supporting evidence. Supervisors must annotate each candidate's Electronics task form and/or the relevant section of the work to identify the location of relevant evidence. Annotation should also be provided to indicate to what degree the final performance met the initial specification.

For each task the candidate's report must contain clear photographic evidence of the completed circuit.

The centre is responsible for carrying out internal standardisation where two or more teachers have been involved in the marking of the work submitted for a single unit.

#### **Moderation of NEA**

Once the centre has marked all candidates' work, the marks must be entered into the online system for each individual and sent electronically to WJEC. The online system will then select and return the candidates identified for the moderation sample.

For each candidate in the sample, the moderator must be sent a completed Electronics task form with the task reports and photographic evidence of the completed physical systems. The Electronics task form will be available on the WJEC website.

# 4 TECHNICAL INFORMATION

### 4.1 Making entries

This is a linear qualification in which all assessments must be taken at the end of the course. Assessment opportunities will be available in May/June each year, until the end of the life of this specification. Summer 2019 will be the first assessment opportunity.

A qualification may be taken more than once. Candidates must resit all examination components in the same series.

Marks for NEA may be carried forward for the life of the specification. If a candidate resits an NEA component (rather than carrying forward the previous NEA mark), it is the new mark that will count towards the overall grade, even if it is lower than a previous attempt.

Where a candidate has certificated on two or more previous occasions, the most recent NEA mark is carried forward, regardless of whether that mark is higher or lower (unless that mark is absent)

The entry code appears below.

WJEC Eduqas A level Electronics: A490QS

The current edition of our *Entry Procedures and Coding Information* gives up-to-date entry procedures.

### 4.2 Grading, awarding and reporting

A level qualifications are reported as a grade from A\* to E. Results not attaining the minimum standard for the award will be reported as U (unclassified).

### **APPENDIX A**

#### **Equations in Electronics**

In solving quantitative problems, learners should be able to use correctly the following relationships, using standard SI units, without them being provided:

| V = IR                                                                                                   | definition of resistance  |
|----------------------------------------------------------------------------------------------------------|---------------------------|
| $P = VI = I^2 R = \frac{V^2}{R}$                                                                         | power relationships       |
| $R = R_1 + R_2 + \dots$                                                                                  | resistors in series       |
| $\frac{1}{R} = \frac{1}{R_1} + \frac{1}{R_2} + \dots$                                                    | resistors in parallel     |
| $\mathbf{R} = \frac{\mathbf{R}_1 \mathbf{R}_2}{\mathbf{R}_1 + \mathbf{R}_2}$                             | two resistors in parallel |
| $\mathbf{V}_{\mathrm{OUT}} = \frac{\mathbf{R}_2}{\mathbf{R}_1 + \mathbf{R}_2}  \mathbf{V}_{\mathrm{IN}}$ | potential divider         |
| $\mathbf{E} = \mathbf{P}\mathbf{t}$                                                                      | energy transfer           |
| A.1=A, A.0=0, A.A=A, A. $\overline{A} = 0$<br>A+1=1, A+0=A, A+ A = A, A+ $\overline{A} = 1$              | Boolean identities        |
| $\overline{A+B} = \overline{A} \cdot \overline{B}$                                                       | de Morgan's theorem       |
| $\overline{A \cdot B} = \overline{A} + \overline{B}$                                                     | de Morgan's theorem       |

In addition, learners should be able to select correctly from a list and apply the following relationships:

| $C = \frac{Q}{V}$                             | capacitance              |
|-----------------------------------------------|--------------------------|
| $\frac{1}{C} = \frac{1}{C_1} + \frac{1}{C_2}$ | capacitors in series     |
| $C = \frac{C_1 C_2}{C_1 + C_2}$               | two capacitors in series |

$$\begin{split} & \mathsf{C} = \mathsf{C}_1 + \mathsf{C}_2 & \text{capacitors in parallel} \\ & \mathsf{A} + \overline{\mathsf{A}} \cdot \mathsf{B} = \mathsf{A} + \mathsf{B} & \\ & \mathsf{A} \cdot \mathsf{B} + \mathsf{A} = \mathsf{A} \cdot (\mathsf{B} + 1) = \mathsf{A} & \mathsf{Boolean identities} \\ & \mathsf{G} = \frac{\mathsf{V}_{ourr}}{\mathsf{V}_{\mathsf{N}}} & \text{amplifier voltage gain} \\ & \mathsf{G} = 1 + \frac{\mathsf{R}_{\mathsf{T}}}{\mathsf{R}_{\mathsf{I}}} & \text{non-inverting op-amp circuit voltage gain} \\ & \mathsf{G} = -\frac{\mathsf{R}_{\mathsf{r}}}{\mathsf{R}_{\mathsf{IN}}} & \text{inverting op-amp circuit voltage gain} \\ & \mathsf{slew rate} = \frac{\Delta\mathsf{V}_{\mathsf{verr}}}{\mathsf{At}} & \mathsf{definition of slew rate} \\ & \mathsf{slew rate} = 2\pi\mathsf{f} \,\mathsf{V}_p & \text{minimum slew rate for distortion of free sinusoidal signal} \\ & \mathsf{v}_{\mathsf{ourr}} = -\mathsf{R}_r \left( \frac{\mathsf{V}_1}{\mathsf{R}_1} + \frac{\mathsf{V}_2}{\mathsf{R}_2} + \ldots \right) & \mathsf{summing amplifier output voltage} \\ & \mathsf{V}_{\mathsf{OUT}} = \mathsf{V}_{\mathsf{S}} \; \mathsf{for} \; \mathsf{V}_{\mathsf{V}} < \mathsf{V}_{\mathsf{V}} & \mathsf{comparator output voltage} \\ & \mathsf{V}_{\mathsf{OUT}} = -\mathsf{V}_{\mathsf{S}} \; \mathsf{for} \; \mathsf{V}_{\mathsf{V}} < \mathsf{V}_{\mathsf{V}} & \mathsf{voltage follower circuit} \\ & \mathsf{T} = \mathsf{RC} & \mathsf{time constant} \\ & \mathsf{v}_c = \mathsf{v}_0 \left( 1 - e^{-\frac{\mathsf{I}}{\mathsf{N}_c}} \right) & \mathsf{charging capacitor} \\ & \mathsf{t} = -\mathsf{RC} \, \mathsf{ln} \left( 1 - \frac{\mathsf{V}_c}{\mathsf{V}_0} \right) & \mathsf{charging capacitor} \\ & \mathsf{v}_{\mathsf{cm}} = \frac{\mathsf{V}_0}{\sqrt{2}} ; \; \mathsf{I}_{\mathsf{nn}}} = \frac{\mathsf{I}_0}{\sqrt{2}} & \mathsf{rms values} \\ \end{split}$$

| $I_{\rm C} = h_{\rm FE} I_{\rm B}$                                                                          | bipolar transistor                       |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------|
| $I_{\rm D} = g_{\rm M} (V_{\rm GS} - 3)$                                                                    | MOSFET                                   |
| $\mathbf{P} = \mathbf{I}_{\mathrm{D}}^2  \mathbf{r}_{\mathrm{DSon}}$                                        | power dissipated in a MOSFET             |
| $f = \frac{1}{T}$                                                                                           | frequency, period relationship           |
| T = 1.1 RC                                                                                                  | 555 monostable                           |
| $t_{\rm H} = 0.7 (R_1 + R_2) C$                                                                             | mark time of a 555 astable circuit       |
| $t_{L} = 0.7R_{2}C$                                                                                         | space time of a 555 astable circuit      |
| $\mathbf{f} = \frac{1.44}{\left(\mathbf{R}_1 + 2\mathbf{R}_2\right)\mathbf{C}}$                             | frequency of a 555 astable circuit       |
| $\frac{T_{\rm ON}}{T_{\rm OFF}} = \frac{R_1 + R_2}{R_2}$                                                    | mark/space ratio of an astable           |
| $f \approx \frac{1}{RC}$                                                                                    | Schmitt astable circuit                  |
| $V_r = \frac{I}{f_r C}$                                                                                     | ripple voltage                           |
| $X_{\rm C} = \frac{1}{2\pi f C}$                                                                            | capacitive reactance                     |
| $X_{L} = 2\pi f L$                                                                                          | inductive reactance                      |
| $Z = \sqrt{R^2 + X^2}$                                                                                      | impedance of a series circuit            |
| $f_{b} = \frac{1}{2\pi R C}$                                                                                | break frequencies for RC filters         |
| $V_{\rm OUT}\approx V_{\rm IN}-0.7$                                                                         | for an emitter follower                  |
| $V_{OUT} \approx V_{IN} - 3$                                                                                | for a source follower                    |
| $\mathbf{V}_{\rm OUT} = \mathbf{V}_{\rm DIFF} \left( \frac{\mathbf{R}_{\rm F}}{\mathbf{R}_{\rm I}} \right)$ | difference amplifier                     |
| $f_0 = \frac{1}{2\pi \sqrt{L C}}$                                                                           | resonant frequency for <i>LC</i> filters |

$$R_{\rm D} = \frac{L}{r_{\rm L}C}$$
 dynamic resistance

 $N_{CH} = \frac{\text{available bandwidth}}{\text{channel bandwidth}}$ 

capacity of transmission media

maximum data rate =  $2 \times$  available bandwidth data rate

$$G_{dB} = 10 \log_{10} \frac{P_{OUT}}{P_{IN}}$$

$$SNR_{dB} = 10 \log_{10} \frac{P_s}{P_N} = 20 \log_{10} \frac{V_s}{V_N}$$

$$Q = \frac{f_0}{\text{bandwidth}} = \frac{2\pi f_0 L}{r_L}$$

$$m = \frac{(V_{max} - V_{min})}{(V_{max} + V_{min})} \times 100\%$$

$$\beta = \frac{\Delta f_c}{f_i}$$

Bandwidth =  $2(\Delta f_0 + f_i) = 2(1+\beta)f_i$ 

 $c = f\lambda$ 

$$V_{L} \approx V_{Z} \left( 1 + \frac{R_{F}}{R_{I}} \right)$$
  
 $\phi = \tan^{-1} \left( \frac{R}{X_{C}} \right)$ 

resolution =  $\frac{i/p \text{ voltage range}}{2^n}$ 

$$P_{MAX} = \frac{V_s^2}{8R_L}$$

depth of modulation

Q-factor

signal to noise ratio

gain in decibels

modulation index

transmitted FM bandwidth

wave speed

stabilised power supply

triac phase control

ADC/PCM resolution

power amplifier

## APPENDIX B

#### Mathematical requirements and exemplification

In order to be able to develop their skills, knowledge and understanding in electronics, learners need to have been taught, and to have acquired competence in the following areas of mathematics indicated in the table below.

The table illustrates where these mathematical skills may be developed and could be assessed. The list of examples is not exhaustive. These skills could be developed in other areas of the specification content.

|         | Mothematical skill                                                | Exemplification of mathematical skill                                                                                   |
|---------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
|         | Mathematical Skill                                                | (assessment is not limited to the examples given below)                                                                 |
| E.0 – a | arithmetic and numerical computation                              | n                                                                                                                       |
| F 0 1   | Recognise and make use of                                         | Convert between units with different prefixes, e.g. A to mA                                                             |
| E.U. I  | appropriate units in calculations                                 | Identify the correct units for physical properties such as Hz, the unit for frequency                                   |
| E.0.2   | Recognise and use expressions in decimal and standard form        | Use frequencies expressed in standard form such as $2.5 \times 10^7  \text{Hz}$                                         |
| E.0.3   | Use fractions, ratios and percentages                             | Calculate the fraction of the charge lost from a capacitor in a given time                                              |
| E.0.4   | Estimate results                                                  | Estimate the resistor values needed in a<br>potential divider so that the output voltage<br>does not drop significantly |
|         | Use calculators to handle power                                   | Calculate the power rating required for a resistor                                                                      |
| E.0.5   | functions, exponential and logarithm functions                    | Calculate the time constant from a decay curve                                                                          |
| E.0.6   | Use calculators to handle tan and tan <sup>-1</sup> functions     | Calculate the phase angle for a triac phase-<br>control circuit                                                         |
| E.1 – ł | nandling data                                                     |                                                                                                                         |
|         | Lise an appropriate number of                                     | Report calculations to an appropriate number of significant figures                                                     |
| E.1.1   | significant figures                                               | Understand that calculated results can only be reported to the limits of the least accurate measurement                 |
| E.1.2   | Find arithmetic means                                             | Calculate a mean value for repeated experimental findings                                                               |
| E.1.3   | Make order of magnitude calculations                              | Evaluate equations with variables expressed in different orders of magnitude, e.g. $150\mathrm{k}\Omega$ and 2.6 mA     |
| E.1.4   | Use Karnaugh maps                                                 | Simplify a logic system                                                                                                 |
|         | Mothematical skill                                                | Exemplification of mathematical skill                                                                                   |
|         | Mathematical Skill                                                | (assessment is not limited to the examples given below)                                                                 |
| E.2 – a | llgebra                                                           |                                                                                                                         |
|         | Understand and use the symbols: =,                                | Recognise the significance of the symbols in                                                                            |
| ⊑.∠.1   | <, <<, >, >>, ∞, ≈, ∆                                             | the expression: slew rate = $\frac{\Delta \mathbf{v}_{OUT}}{\Delta t}$                                                  |
| E.2.2   | Change the subject of an equation, including non-linear equations | Rearrange $P = \frac{V^2}{R}$ to make R the subject                                                                     |

| E.2.3   | Substitute numerical values into<br>algebraic equations using<br>appropriate units for physical<br>guantities | Calculate the frequency of a 555 astable by substituting the values for $R_1$ , $R_2$ and C into the equation: $f = \frac{1.44}{(R_1 + 2R_2)C}$ |
|---------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                                                                                               | $(\mathbf{R}_1 + 2\mathbf{R}_2)\mathbf{C}$                                                                                                      |
| E.2.4   | Solve algebraic equations                                                                                     | Find a capacitor value for a given time delay and resistance in a 555 monostable                                                                |
| E.2.5   | Use Boolean algebra                                                                                           | Simplify a logic system                                                                                                                         |
| E.3 – g | graphs                                                                                                        |                                                                                                                                                 |
| E.3.1   | Translate information between graphical, numerical and algebraic forms                                        | Measure the ripple voltage from output graphs for rectified power supplies                                                                      |
| E.3.2   | Plot two variables from experimental or other data                                                            | Plot I-V characteristics of a diode                                                                                                             |
| E.3.3   | Determine the slope of a graph                                                                                | Calculate a resistance value from a V-I graph                                                                                                   |
| E.3.4   | Calculate the rate of change from a graph showing a linear relationship                                       | Calculate the slew rate from a V-t graph                                                                                                        |
| E.3.5   | Draw and use the slope of a tangent<br>to a curve as a measure of rate of<br>change                           | Calculate the gain of an amplifier from the transfer characteristic                                                                             |
| E.3.6   | Sketch relationships which are<br>modelled by $y = \sin x$ and $y = \sin^2 x$                                 | Sketch a graph of power against time for an alternating current in a resistor                                                                   |
| E.3.7   | Use log-log and semi-log graph grids                                                                          | Sketch and interpret gain curves for filters                                                                                                    |

# APPENDIX C

### Electronic symbols

Learners should recognise and be able to use the following electronic symbols:

| Switch (latching)    | Switch (non-latching) | Light dependent resistor | Thermistor       |
|----------------------|-----------------------|--------------------------|------------------|
|                      | _ <u> </u>            | <i>≱</i> □               | 内                |
| Photodiode           | Microphone            | Variable resistor        | Potentiometer    |
|                      | $\bigcirc$            | Į Į Į                    | Ĺ <b>↓</b>       |
| Resistor             | Capacitor             | Electrolytic capacitor   | Inductor         |
| ф                    |                       |                          |                  |
| NPN transistor       | PNP transistor        | N channel MOSFET         | Thyristor        |
|                      | -                     |                          | $\mp$            |
| Diode                | Zener diode           | Diac                     | Triac            |
| ¥                    | $\mathbf{\Psi}$       | $\mathbf{x}$             | _¥               |
| AND gate             | OR gate               | XOR gate                 | NOT gate         |
|                      | $\supset$             | $\downarrow $            | ->>-             |
| NAND gate            | NOR gate              | XNOR symbol              | Schmitt inverter |
|                      | $\sum $               |                          |                  |
| Op-amp               | Ammeter               | Voltmeter                | Buzzer           |
|                      | -(A)-                 | -(v)-                    | $\neg \neg$      |
| Light emitting diode | Signal lamp           | Filament lamp            | Speaker          |
| ~×¥                  | $\bigotimes$          | $-\bigcirc$              | Ŕ                |

#### A LEVEL ELECTRONICS 52





Circles can be put on S and R inputs for D types, and on CK and R inputs for counters (or bars over the letters) when inverted.



### APPENDIX D

#### Independence in non-exam assessment tasks

The table below gives guidance on the level of independence that a learner must follow at each stage of the non-exam assessment (NEA) tasks.

| Task stage          | Level of<br>independence | What does this level of<br>independence mean at this<br>stage? (The following are<br>examples.)                                                                                                                                                                                                                                                                          | What are the potential risks?                                                                                                                                                                                                                                                                                                   | What are the controls<br>in place to mitigate<br>these risks?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Context for<br>task | Independent<br>work      | Centres may give learners a<br>free choice of focus for their<br>tasks or provide learners with<br>a theme or range of themes.<br>However, it is not acceptable<br>for learners to choose from a<br>list of specific focuses<br>provided by the centre.<br>Learners may discuss<br>together and with their teacher<br>ideas for an appropriate focus<br>for their tasks. | The<br>parameters<br>that the centre<br>provides may<br>not allow<br>sufficient<br>scope for<br>learners to<br>independently<br>derive their<br>own focus.<br>The focus a<br>learner<br>chooses may<br>not provide<br>sufficient<br>scope to allow<br>them to access<br>the full range<br>of marks<br>available for<br>the NEA. | The guidance that<br>teachers provide<br>needs to ensure that<br>the scope is sufficient<br>for learners to arrive at<br>the focus for their task<br>independently.<br>The viability of a<br>learner's potential<br>focus can be<br>discussed with the<br>teacher.<br>Teacher to 'sign off'<br>focus for project to<br>ensure the proposed<br>focus provides suitable<br>scope for the learner.<br>Any guidance that<br>goes beyond general<br>guidance must be<br>recorded by the<br>teacher on the<br>Electronics task form<br>and taken into account<br>when the work is<br>marked. For example,<br>supplying learners with<br>a focus for their task<br>would be beyond<br>general guidance. |

| Task stage         | Level of<br>independence | What does this level of<br>independence mean at this<br>stage? (The following are<br>examples.) | What are the potential risks?                        | What are the controls<br>in place to mitigate<br>these risks?                                                                                                                                                                                                                                     |
|--------------------|--------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System<br>planning | Independent<br>work      | Learners independently carry<br>out research and derive a<br>specification for their task.      | Learners<br>plagiarise their<br>work from<br>others. | Teacher assessment of<br>learner's work.<br>Teacher and learner<br>declarations state that<br>the work is the learner's<br>own.                                                                                                                                                                   |
|                    |                          |                                                                                                 |                                                      | Any guidance that is<br>beyond general<br>guidance must be<br>recorded on the<br>Electronics task form<br>and taken into account<br>when the work is<br>marked. For example,<br>giving learners<br>research material on a<br>specific need for their<br>task would be beyond<br>general guidance. |
|                    |                          |                                                                                                 |                                                      | Moderators will be<br>instructed to report any<br>suspected instance of<br>plagiarism or learners<br>not working<br>independently for<br>further investigation.                                                                                                                                   |

| Task stage            | Level of            | What does this level of                                                                                                                                                | What are the                                                                                                                    | What are the controls in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | independence        | independence mean at this stage? (The following are examples.)                                                                                                         | potential risks?                                                                                                                | place to mitigate these risks?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| System<br>Development | Independent<br>work | stage? (The following are<br>examples.)<br>Learners independently plan<br>and carry out testing of each<br>sub-system for their system<br>to meet their specification. | Learners<br>plagiarise their<br>work from<br>others.<br>Learners do<br>not model their<br>own sub-<br>systems and<br>test them. | risks?<br>There will be evidence<br>of learners constructing<br>and carrying out tests<br>on sub-systems.<br>Teacher's immediate<br>supervision and<br>assessment of learner's<br>work.<br>Teacher and learner<br>declarations state that<br>the work is the learner's<br>own.<br>Any guidance that is<br>beyond general<br>guidance must be<br>recorded on the<br>Electronics task form<br>and taken into account<br>when the work is<br>marked. For example,<br>showing learners how<br>to interface two sub-<br>systems for their task<br>would be beyond<br>general guidance.<br>Moderators will be |
|                       |                     |                                                                                                                                                                        |                                                                                                                                 | instructed to report any<br>suspected instance of<br>plagiarism or learners<br>not working<br>independently for<br>further investigation.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Task stage            | Level of<br>independence | What does this level of<br>independence mean at this<br>stage? (The following are<br>examples.)                                          | What are the potential risks?                         | What are the controls in place to mitigate these risks?                                                                                                                                                                                                                            |
|-----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System<br>Realisation | Independent<br>work      | n Independent Version Work Learners independently plan and carry out the construction and testing of their complete system to meet their | Learners<br>plagiarise their<br>work from<br>others.  | There will be evidence<br>of learners constructing<br>and carrying out tests<br>on complete systems.                                                                                                                                                                               |
|                       |                          | specification.                                                                                                                           | Learners do<br>not construct<br>their own<br>physical | Teacher's immediate<br>supervision and<br>assessment of learner's<br>work.                                                                                                                                                                                                         |
|                       |                          |                                                                                                                                          | system and test it.                                   | Teacher and learner<br>declarations state that<br>the work is the learner's<br>own.                                                                                                                                                                                                |
|                       |                          |                                                                                                                                          |                                                       | Any guidance that is<br>beyond general<br>guidance must be<br>recorded on the<br>Electronics task form<br>and taken into account<br>when the work is<br>marked. For example,<br>showing learners how<br>to test a system for<br>their task would be<br>beyond general<br>guidance. |
|                       |                          |                                                                                                                                          |                                                       | Moderators will be<br>instructed to report any<br>suspected instance of<br>plagiarism or learners<br>not working<br>independently for<br>further investigation.                                                                                                                    |

| Task stage | Level of<br>independence                                                                                                        | What does this level of<br>independence mean at this<br>stage? (The following are<br>examples.) | What are the potential risks?                                                       | What are the controls<br>in place to mitigate<br>these risks?                                                                                                                                                                                                                                            |
|------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Evaluation | Independent<br>work Learners independently<br>evaluate the performance of<br>their complete system and<br>suggest improvements. | ation Independent Learners independently<br>work evaluate the performance of                    | Learners<br>plagiarise their                                                        | Teacher assessment of learner's work.                                                                                                                                                                                                                                                                    |
|            |                                                                                                                                 | work from others.                                                                               | Teacher and learner<br>declarations state that<br>the work is the learner's<br>own. |                                                                                                                                                                                                                                                                                                          |
|            |                                                                                                                                 |                                                                                                 |                                                                                     | Any guidance that is<br>beyond general<br>guidance must be<br>recorded on the<br>Electronics task form<br>and taken into account<br>when the work is<br>marked. For example,<br>supplying learners with<br>points to discuss in the<br>evaluation for their task<br>would be beyond<br>general guidance. |
|            |                                                                                                                                 |                                                                                                 |                                                                                     | Moderators will be<br>instructed to report any<br>suspected instance of<br>plagiarism or learners<br>not working<br>independently for<br>further investigation.                                                                                                                                          |

# APPENDIX E

#### Assessment grids for non-exam assessment Extended system design and realisation tasks Task 1: Microcontroller system (Assembler language program)

| 1. System pla | nning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Band |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 3 marks       | <ul> <li>The candidate has provided:</li> <li>a clear analysis of a problem and a design specification in both qualitative and quantitative terms (typically at least 3 of each), and including 2 or more detailed realistic measurable parameters with tolerances where applicable</li> </ul>                                                                                                                                                                                                                                                                                                      | 3    |
| 2 marks       | <ul> <li>The candidate has provided:</li> <li>an analysis of a problem and a design specification in both qualitative and quantitative terms (typically at least 2 of each), and including 1 or more realistic measurable parameters</li> </ul>                                                                                                                                                                                                                                                                                                                                                     | 2    |
| 1 mark        | <ul> <li>The candidate has provided:</li> <li>an analysis of a problem and a partial design specification in either qualitative or quantitative terms (typically at least 4 in total)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                    | 1    |
| 0 marks       | Response not credit worthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| 2. System Dev | velopment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Band |
| 6 - 8 marks   | <ul> <li>The candidate has:</li> <li>produced a clearly annotated, logical flowchart to show the structure of the program and make predictions regarding its behaviour</li> <li>devised an assembly language program that reacted to and used information from inputs to control outputs and utilised 5 or more port bits</li> <li>used 10 or more different commands in the program including both conditional and unconditional branching commands</li> <li>given a full account of assembling the program, fully recording the results of the testing for and removal of syntax error</li> </ul> | 3    |
| 3 - 5 marks   | <ul> <li>The candidate has:</li> <li>produced an annotated flowchart to show the structure of the program</li> <li>devised an assembly language program that reacted to and used information from at least 1 input to control at least 1 output and utilised 4 or more port bits</li> <li>used 7 or more different commands in the program including both conditional and unconditional branching commands</li> <li>given an account of assembling the program, recording the results of the testing for and removal of syntax error</li> </ul>                                                     | 2    |
| 1 - 2 marks   | <ul> <li>The candidate has:</li> <li>produced a flowchart to show the structure of the program which was either incompletely annotated or lacked clarity</li> <li>devised an assembly language program that utilised 3 or more port bits</li> <li>used 4 or more different commands in the program including 1 or more branching commands</li> <li>given a limited account of assembling the program, partially recording the results of the testing for and removal of syntax error</li> </ul>                                                                                                     | 1    |
| 0 marks       | Response not credit worthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |

| 3. System R   | ealisation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Band |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 5 - 6 marks   | <ul> <li>The candidate has:</li> <li>produced an accurate circuit diagram and physical circuit layout which were very well organised and made wire connections to a very good standard with all wires arranged vertically/horizontally</li> <li>downloaded the program to the microcontroller circuit and comprehensively tested the complete physical system prototype</li> <li>provided a detailed analysis of the results for a system that worked consistently and reliably</li> </ul> | 3    |
| 3 - 4 marks   | <ul> <li>The candidate has:</li> <li>produced an accurate circuit diagram and physical circuit layout which were fairly well organised and made wire connections to an acceptable standard with most wires arranged vertically/horizontally</li> <li>downloaded the program to the microcontroller circuit and tested the complete physical system prototype</li> <li>provided some relevant analysis of the results for a system that mainly worked</li> </ul>                            | 2    |
| 1 - 2 marks   | <ul> <li>The candidate has:</li> <li>produced a circuit diagram and physical circuit layout which tended to be not very well organised or incomplete</li> <li>downloaded the assembly language program to the microcontroller circuit and partially tested the complete physical system prototype</li> <li>provided some superficial analysis of the results for a system that worked at some time</li> </ul>                                                                              | 1    |
| 0 marks       | Response not credit worthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |
| 4. Evaluation | n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Band |
| 3 marks       | <ul> <li>The candidate has:</li> <li>undertaken a critical and objective evaluation of the performance of the complete system which was valid, made comprehensive comparisons with the design specification and made at least 2 suggestions for improvement with explanations of how they improve the system</li> </ul>                                                                                                                                                                    | 3    |
| 2 marks       | <ul> <li>The candidate has:</li> <li>undertaken an objective evaluation of the performance of the complete system which was valid, made some comparisons with the design specification and made at least 2 suggestions for improvement</li> </ul>                                                                                                                                                                                                                                          | 2    |
| 1 mark        | <ul> <li>The candidate has:</li> <li>undertaken a simple evaluation of the performance of the complete system which was valid in few respects, made minimal comparison with the design specification and made at least 1 superficial suggestion for improvement</li> </ul>                                                                                                                                                                                                                 | 1    |
| 0 marks       | Response not credit worthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |

| 1. System pla | nning                                                                                                                                                                                                                                                                                                                                                                       | Band |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 5 - 6 marks   | <ul> <li>The candidate has:</li> <li>identified a problem to be solved and provided detailed relevant research and analysis of the problem</li> <li>produced a design specification in both qualitative and quantitative terms (typically at least 4 of each), and including 3 or more detailed realistic electronic parameters with tolerances where applicable</li> </ul> | 3    |
| 3 - 4 marks   | <ul> <li>The candidate has:</li> <li>identified a problem to be solved and provided some relevant research and analysis of the problem</li> <li>produced a design specification in both qualitative and quantitative terms (typically at least 3 of each), and including 2 or more realistic electronic parameters</li> </ul>                                               | 2    |
| 1 -2 marks    | <ul> <li>The candidate has:</li> <li>identified a problem to be solved and provided superficial research and analysis of the problem</li> <li>produced a limited design specification in both qualitative and quantitative terms (typically at least 5 in total), and including 1 or more realistic electronic parameters</li> </ul>                                        | 1    |
| 0 marks       | Response not credit worthy or not attempted.                                                                                                                                                                                                                                                                                                                                |      |

| 2. System Dev | velopment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Band |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 13 - 18 marks | <ul> <li>The candidate has developed the system as a series of subsystems and has:</li> <li>given a complete design specification and devised circuit details for 6 or more sub-systems including both analogue and digital sub-systems</li> <li>considered alternative sub-system designs for 3 or more different sub-systems, made predictions regarding their behaviour and gave thorough reasons for final sub-system choice</li> <li>presented accurate, high-quality fully labelled sub-system circuit diagrams</li> <li>described test procedures and identified all of the test equipment for 6 or more different sub-systems</li> <li>made and recorded all relevant numerical measurements for 6 or more different sub-systems</li> <li>analysed the results for 6 or more different sub-system specifications</li> </ul>                                                  | 3    |
| 7 - 12 marks  | <ul> <li>The candidate has developed the system as a series of subsystems and has:</li> <li>given a design specification that was appropriate in most respects and devised circuit details for 4 or more different sub-systems including both analogue and digital sub-systems</li> <li>considered alternative sub-system designs for 2 or more different sub-systems systems and given some valid reasons for final subsystem choice</li> <li>presented accurate, good quality, labelled sub-system circuit diagrams</li> <li>described test procedures and identified most of the test equipment for 4 or more different sub-systems</li> <li>made and recorded most numerical measurements for 4 or more different sub-systems</li> <li>analysed the results for 4 or more different sub-systems and made comparisons with the sub-system specifications in most cases</li> </ul> | 2    |
| 1 - 6 marks   | <ul> <li>The candidate has developed the system as a series of sub-systems and has:</li> <li>given a design specification that was appropriate in some respects and devised circuit details for 2 or more sub-systems</li> <li>considered alternative sub-system designs for 1 or more different sub-systems and given some mainly superficial reasons for final sub-system choice</li> <li>presented sub-system circuit diagrams which were partially labelled or lacked clarity</li> <li>described test procedures and identified some test equipment for 2 or more different sub-systems</li> <li>made and recorded some of the measurements for 2 or more different sub-systems</li> <li>analysed the results for 2 or more different sub-system sand made some comparisons with sub-system specifications</li> </ul>                                                            | 1    |
| 0 marks       | Response not credit worthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |

| 3. System Rea | alisation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Band |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 14 - 20 marks | <ul> <li>The candidate has:</li> <li>produced accurate high-quality labelled block and circuit diagrams for<br/>the complete system and provided a complete component list</li> <li>planned and produced a very well organised physical circuit layout<br/>with all wires arranged vertically/horizontally and showed a good<br/>awareness of risk assessment</li> <li>arranged wires with no unnecessary crossing of components which<br/>were mounted to a high standard and showed a good awareness of<br/>safe working procedures</li> <li>provided comprehensive evidence of planning test procedures for the<br/>complete physical system prototype and has identified appropriate<br/>equipment</li> <li>made and clearly recorded all the relevant numerical measurements<br/>on the system parameters using standard scientific convention<br/>including a detailed analysis of the results</li> <li>explained clearly how 2 or more sub-systems were interfaced<br/>together and explained how an interfacing issue was solved</li> <li>produced an electronic system that worked consistently and reliably<br/>and included a comprehensive user guide</li> </ul> | 3    |
| 7 - 13 marks  | <ul> <li>The candidate has:</li> <li>produced accurate, good quality labelled block and circuit diagrams for the system and provided a partially completed component list</li> <li>planned and produced a well organised physical circuit layout with most wires arranged vertically/horizontally and showed some awareness of risk assessment</li> <li>arranged most wires with no unnecessary crossing of components which were mounted to a good standard and showed some awareness of safe working procedures</li> <li>provided evidence of planning test procedures for the complete physical system prototype and has identified appropriate equipment in most cases</li> <li>made and recorded the most relevant numerical measurements on the system parameters using standard scientific convention including some analysis of the results</li> <li>explained how 2 or more sub-systems were interfaced together</li> <li>produced an electronic system in which at least 5 different sub-system worked correctly most of the time and included a basic user guide for the system</li> </ul>                                                                        | 2    |
| 1 - 6 marks   | <ul> <li>The candidate has:</li> <li>produced block and circuit diagrams for the system which were not completely labelled or lacked clarity</li> <li>planned and produced a physical circuit layout, with little evidence of organisation or wires being arranged vertically/horizontally and showed superficial awareness of risk assessment/safe working procedures</li> <li>wire connections made with some wires covering components or components not always mounted securely to the circuit board</li> <li>provided some evidence of planning test procedures for the complete physical system prototype and has identified some appropriate equipment</li> <li>made and recorded some relevant numerical measurements on the system parameters, with minimal analysis of the results</li> <li>produced an electronic system in which at least 3 different subsystems worked correctly at some time</li> </ul>                                                                                                                                                                                                                                                        | 1    |
| 0 marks       | Response not credit worthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |

| 4. Evaluation (QER) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Band |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 5 - 6 marks         | <ul> <li>The candidate has:</li> <li>provided a coherent, succinct evaluation, using correct terminology of how the system works in terms of the function of each block and the signal transfer between blocks</li> <li>undertaken a critical and objective evaluation of the performance of the complete system which was valid, made comprehensive comparisons with the design specification and made at least 3 suggestions for improvement with explanations of how they improve the system</li> <li>There is a sustained line of reasoning which is coherent, substantiated and logically structured. The information included in the response is relevant to the argument.</li> </ul>                                                                          | 3    |
| 3 - 4 marks         | <ul> <li>The candidate has:</li> <li>provided an evaluation, using some correct terminology of how the system works in terms of the function of each block, which was quite well structured and made some reference to the signal transfer between blocks</li> <li>undertaken an objective evaluation of the performance of the complete system which was valid, made some comparisons with the design specification and made at least 3 suggestions for improvement</li> <li>There is a line of reasoning which is partially coherent, supported by some evidence and with some structure. Mainly relevant information is included in the response but there may be some minor errors or the inclusion of some information not relevant to the argument.</li> </ul> | 2    |
| 1 - 2 marks         | <ul> <li>The candidate has:</li> <li>provided an evaluation of how the system works in terms of the function of each block, in which some of the content may be ambiguous or disorganised</li> <li>undertaken a simple evaluation of the performance of the complete system which was valid in few respects, made minimal comparisons with the design specification and made at least 2 superficial suggestions for improvement</li> <li>There is a basic line of reasoning which is not coherent, supported by limited evidence and with very little structure. There may be significant errors or the inclusion of information not relevant to the argument.</li> </ul>                                                                                            | 1    |
| U marks             | Response not credit worthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |