



# WJEC Eduqas GCE AS in ELECTRONICS

ACCREDITED BY OFQUAL DESIGNATED BY QUALIFICATIONS WALES

# GUIDANCE FOR TEACHING

Teaching from 2017 For award from 2018





# Contents

| Introduction                                        | 3  |
|-----------------------------------------------------|----|
| Additional ways that WJEC Eduqas can offer support: | 4  |
| Aims of the Guidance for Teaching                   | 4  |
| Possible Delivery Model                             | 4  |
| Assessment Objectives                               | 5  |
| Component 1                                         | 7  |
| Component 2                                         | 19 |



#### Introduction

The WJEC Eduqas AS in Electronics provides a broad, coherent, satisfying and worthwhile course of study. It encourages learners to develop confidence in, and a positive attitude towards, electronics and to recognise its importance in their own lives and in today's technological society.

The WJEC Eduqas AS in Electronics will ensure that learners have the electronic and mathematical knowledge and electronic engineering skills to solve problems. This should enable learners to appreciate how many problems in society can be tackled by the application of the scientific ideas in the field of electronics using engineering processes. The scope and nature of the learner's study should be coherent and practical. The practical work enables learners to see the theoretical knowledge contained in the specification in action and to gain greater understanding of the knowledge in a practical context.

Studying WJEC Eduqas AS in Electronics enables learners to:

- develop essential scientific knowledge and conceptual understanding of the behaviour of electrical/electronic circuits
- develop and demonstrate a deep understanding of the nature, processes and methods of electronics as an engineering discipline
- develop competence and confidence in a variety of practical, mathematical and problem solving skills
- develop and learn how to apply observational, practical and problem-solving skills in the identification of needs in the world around them and the testing of proposed electronic solutions
- develop and learn how to apply creative and evaluative skills in the development and assessment of electronic systems to solve problems
- develop their interest in electronics, including developing an interest in further study and careers associated with electronics.

Learners should be prepared to apply the knowledge, understanding and skills specified in a range of theoretical, practical, industrial and environmental contexts. Learners' understanding of the connections between the different elements of the subject and their holistic understanding of the subject is a requirement of this specification. In practice, this means that learners will be required to draw together different areas of knowledge, skills and understanding from across the full course of study.

Practical work is an intrinsic part of this specification. It is vitally important in developing a conceptual understanding of many topics and it enhances the experience and enjoyment of electronics. The practical skills developed are also fundamentally important to learners going on to further study in electronics, engineering and related subjects, and are transferable to many careers.



# Additional ways that WJEC Eduqas can offer support:

- specimen assessment materials and mark schemes
- face-to-face CPD events
- · examiners' reports on each question paper
- free access to past question papers and mark schemes via the secure website
- free access to question bank
- direct access to the subject officer
- free eBook resources
- free online resources
- exam results analysis
- online examination review

#### Aims of the Guidance for Teaching

The principal aim of the Guidance for Teaching is to support teachers in the delivery of the new **WJEC Eduqas AS in Electronics** specification and to offer guidance on the requirements of the qualification and the assessment process.

The guide is **not intended as a comprehensive reference**, but as support for professional teachers to develop stimulating and exciting courses tailored to the needs and skills of their own learners in their particular institutions. In addition, it must not be used instead of the specification, but must be used to support the delivery of it.

#### Possible Delivery Model

Component 1 should be taught alongside practical work and Component 2 (NEA). Practical work should be taught as an integral part of the theory. The first four sections can be taught when required in the other sections of Component 1.

| Year |                                                                                                |                  |                           |                    |                                |                  |                                     |
|------|------------------------------------------------------------------------------------------------|------------------|---------------------------|--------------------|--------------------------------|------------------|-------------------------------------|
| 12   | Component 1                                                                                    |                  |                           |                    |                                |                  |                                     |
|      | System synthesis<br>DC Electrical circuits<br>Input and output sub-systems<br>Energy and power |                  |                           |                    |                                |                  |                                     |
|      | Semiconductor components                                                                       | Logic<br>systems | Operational<br>amplifiers | Timing<br>circuits | Sequential<br>logic<br>systems | Microcontrollers | Mains<br>power<br>supply<br>systems |
|      | Practical work a                                                                               | nd Compo         | nent 2 (NEA)              |                    | ·                              |                  | •                                   |



## Assessment Objectives

|     | Objective                                                                                                                                                                                                                                                                                                                                                                      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AO1 | Demonstrate knowledge and understanding of the:<br>(1a) ideas of electronics<br>(1b) techniques and procedures of electronics                                                                                                                                                                                                                                                  |
| AO2 | Apply knowledge and understanding of the:<br>(1a) ideas of electronics<br>(1b) techniques and procedures of electronics                                                                                                                                                                                                                                                        |
| AO3 | <ul> <li>Analyse problems and design:</li> <li>(1a) design electronic systems to address identified needs</li> <li>(1b) build electronic systems to address identified needs (only assessed in NEA)</li> <li>(1c) test electronic systems to address identified needs (only assessed in NEA)</li> <li>(1d) evaluate electronic systems to address identified needs.</li> </ul> |

The following questions in the sample assessment materials exemplify the WJEC interpretation of each of the assessment objectives:

# AO1: demonstrate knowledge and understanding of the ideas, techniques and procedures of electronics.

**Component 1 Q1(a)** asks learners to define capacitance. This question is based upon statement 1.2(f) define capacitance ... of the specification. Since the question requires learners to demonstrate their knowledge of capacitance in a familiar context, it is classed as AO1 strand 1a. This is also classed as knowledge in isolation.

**Component 1 Q3(a)** asks learners to give simplify expressions. This question is based on the statement 1.6(d) simplify logic systems using Boolean algebra... and statement 1.6(f) use de Morgan's theorem to simplify a logic system of the specification. Since the question requires learners to demonstrate their knowledge of the algebra simplification techniques, this is classed as AO1 strand 1b.

# AO2: apply knowledge and understanding of the ideas, techniques and procedures of electronics.

**Component 1 Q6(c)** asks learners to explain what happens to the output voltage when a light beam is broken to the input of a sub-system. This question is based on the statement 1.2(a) use standard circuit symbols to interpret... circuit diagrams; statement 1.3(a) describe the use of photosensitive devices... in a voltage divider circuit to provide analogue signals; statement 1.3(b) ... interpret and use characteristic curves for the above devices and statement 1.7(d) recall how the output state of a comparator depends upon the relative values of the two input states and design comparator switching circuits. This requires the application of ideas in unfamiliar context, it is classed as AO2 strand 1a and it also requires the application of procedures to determine the action of the comparator and is hence AO2 strand 1b.



# AO3: analyse problems and design, build, test and evaluate electronic systems to address identified needs. Only stands 1a and 1d can be assessed on written papers (all strands will be assessed in the NEA).

**Component 1 Q9(a)** requires learners to design a circuit for a non-inverting amplifier based on an op-amp with some set details. AO3 1a requires learners to analyse problems and design electronic systems to address identified needs. This is therefore classed as AO3 strand 1a.

**Component 1 Q7(a)** requires learners to evaluate why feedback is used in voltage amplifiers built from op-amps used in audio an amplifier system. AO3 1d requires learners to analyse problems and evaluate electronic systems to address identified needs. This requires the learners to evaluate the electronic systems and hence classed as AO3 strand 1d.



# Component 1

#### **1. SYSTEM SYNTHESIS**

|     | Spec Statement                                                                                               | Comment                                                |
|-----|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| (a) | recognise that electronic<br>systems consist of inputs,<br>processes and outputs and<br>may include feedback |                                                        |
| (b) | represent complex systems in terms of sub-systems                                                            |                                                        |
| (c) | analyse and design system diagrams                                                                           | Design, analyse or modify a block diagram of a system. |



# 2. DC ELECTRICAL CIRCUITS

|     | Spec Statement                                                                                                                                                                                                                                                                                                                                                                   | Comment                                                                                                                                                            |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) | use standard circuit symbols to interpret and draw circuit diagrams                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                    |
| (b) | define resistance R, as $R = \frac{V}{I}$ ,<br>describe the effects of resistors in<br>circuits and be able to use the<br>equation $V = IR$                                                                                                                                                                                                                                      |                                                                                                                                                                    |
| (c) | use the equations to calculate the<br>effective resistance of combinations<br>of resistors connected in series and/or<br>parallel<br>$R = R_1 + R_2 + \text{ resistors in series}$ $\frac{1}{R} = \frac{1}{R_1} + \frac{1}{R_2} + \text{ resistors in parallel}$ $R = \frac{R_1 R_2}{R_1 + R_2} \text{ two resistors in parallel}$                                               |                                                                                                                                                                    |
| (d) | analyse circuits (based on a single<br>power supply) using Kirchhoff's laws<br>and Thevenin's theorem                                                                                                                                                                                                                                                                            | Use Thevenin's theorem to draw equivalent circuits for a voltage divider consisting of two resistors or a sensing circuit and hence predict the effect of loading. |
| (e) | select appropriate values of resistor from the E24 series                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                    |
| (f) | define capacitance, C as $C = \frac{Q}{V}$                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                    |
| (g) | explain how capacitors can be used<br>to form the basis of timing circuits and<br>use the equations to calculate the<br>effective capacitance of capacitors in<br>series and parallel<br>$\frac{1}{C} = \frac{1}{C_1} + \frac{1}{C_2} + \dots$ capacitors in series<br>$C = \frac{C_1C_2}{C_1 + C_2}$ two capacitors in series<br>$C = C_1 + C_2 + \dots$ capacitors in parallel |                                                                                                                                                                    |



# 3. INPUT AND OUTPUT SUB-SYSTEMS

|     | Spec Statement                                                                                                                                                | Comment                                                                                                                                                                                      |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) | describe the use of<br>photosensitive devices, ntc<br>thermistors and switches in a<br>voltage divider circuit to provide<br>analogue signals                 | "Photosensitive devices" include the LDR and the<br>phototransistor.<br>Appreciate that the current through a voltage<br>divider should be at least ten times that drawn from<br>the output. |
| (b) | determine experimentally,<br>interpret and use characteristic<br>curves for the above devices                                                                 |                                                                                                                                                                                              |
| (c) | use the equation to calculate<br>output voltages for a voltage<br>divider<br>$V_{OUT} = \frac{R_2}{R_1 + R_2} V_{IN}$                                         | Recall that this equation assumes that no current is drawn from the output of the voltage divider.                                                                                           |
| (d) | explain how a Schmitt inverter<br>can be used to provide signal<br>conditioning                                                                               | Describe the benefits of fast rise time for a signal.                                                                                                                                        |
| (e) | design and construct sensing<br>circuits with photosensitive<br>devices, ntc thermistors and<br>switches                                                      | The treatment will be limited to voltage divider circuits.                                                                                                                                   |
| (f) | describe the use of a buzzer, a<br>loudspeaker, a motor, a<br>solenoid, a relay; a mechanical<br>actuator (servo) and a seven-<br>segment display in a system |                                                                                                                                                                                              |



# 4. ENERGY AND POWER

|     | Spec Statement                                                                                                                                                                          | Comment                                              |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| (a) | recall that power is defined as the rate of doing work and use the relationship between energy, power and time $E = Pt$                                                                 |                                                      |
| (b) | select and apply the rms voltage and current equations, $V_{rms} = \frac{V_0}{\sqrt{2}}$ and $I_{rms} = \frac{I_0}{\sqrt{2}}$ , including power calculations in a sinusoidal AC circuit |                                                      |
| (c) | use the power relationships $P = VI = I^{2}R = \frac{V^{2}}{R}$ for AC and DC circuits                                                                                                  | AC power calculations will not involve power factor. |



# 5. SEMICONDUCTOR COMPONENTS

|     | Spec Statement                                                                                                                                                                                                                                                           | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) | describe the use of light-<br>emitting diodes, silicon diodes<br>and zener diodes in electronic<br>systems                                                                                                                                                               | Realise that the forward voltage for a silicon diode<br>is approximately $0.7 V$ when the diode is<br>conducting.<br>Indicate the zener voltage $V_z$ and holding current                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (b) | carry out relevant calculations<br>on circuits containing these<br>devices using data, including<br>interpreting and sketching<br>characteristic graphs including<br>calculating series resistor<br>values for LED circuits and<br>selecting appropriate zener<br>diodes | Select zener diodes, given data on zener voltage and power rating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (c) | describe the use of n-channel<br>enhancement mode MOSFETs<br>and npn bipolar transistors in<br>switching circuits, using data to<br>select suitable components for<br>circuits                                                                                           | Describe the switching action of a npn transistor by<br>making reference to its voltage transfer<br>characteristic.<br>Know that $V_{BE}$ depends on $I_B$ and is approximately<br>0.7 V when the transistor is conducting.<br>Recognise that MOSFETs have a very high input<br>resistance.<br>Understand that $r_{DS}$ decreases from a very high<br>value to a very low value as $V_{GS}$ is increased and is<br>at a minimum value, called $r_{DSon}$ , at saturation.<br>Compare the performance of MOSFET and<br>transistor switches.<br>State the need for diode protection for transistors<br>and MOSFETs. |
| (d) | define $g_{\rm M}$ as the gradient of an $I_{\rm D}\text{-}V_{\rm GS}$ graph                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (e) | select and apply the equations<br>$I_{c} = h_{FE} I_{B}$ bipolar transistor<br>$I_{D} = g_{M}(V_{GS} - 3)$ MOSFET<br>$P = I_{D}^{2} r_{DSon}$ power dissipated in<br>a MOSFET                                                                                            | Recall conditions necessary for these equations to be valid.<br>Understand that an enhancement mode MOSFET does not conduct until the gate threshold voltage ( $V_{GSth}$ ) is reached. In calculations $V_{GSth}$ is assumed to be 3 V.                                                                                                                                                                                                                                                                                                                                                                          |



## 6. LOGIC SYSTEMS

|     | Spec Statement                                                                                  | Comment                                                                                                                                                                                                                                                                                  |
|-----|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) | identify and use NOT; 2 and 3-<br>input AND, NAND, OR, NOR,<br>XNOR and XOR logic gates         | The 3-input XOR gate is treated as two 2-input XOR gates cascaded together, i.e. the first two signals are fed into a 2-input XOR gate, with its output fed into a second 2-input XOR gate together with the third signal. The resulting truth table is that of a 74LVC1G386 logic gate. |
|     |                                                                                                 | The 3-input XNOR is considered as the inverse of this 3-input XOR gate.                                                                                                                                                                                                                  |
|     |                                                                                                 | Draw and interpret graphs of the output signal from a logic gate given the input signals.                                                                                                                                                                                                |
| (b) | construct, recognise and use<br>truth tables for these gates and<br>simple combinations of them | Recall use of mechanical switches with resistors<br>and pulse generators to provide inputs for logic<br>systems.                                                                                                                                                                         |
|     |                                                                                                 | Recall use of an LED and resistor to indicate the output state of a logic system.                                                                                                                                                                                                        |
| (C) | use combinations of one or<br>more types of gate to perform<br>other logic functions including  | Show how the following logic gates can be made<br>up from NAND gates: NOT, 2 input AND, OR and<br>NOR gates.                                                                                                                                                                             |
|     |                                                                                                 | Implement a logic system using only NAND gates and identify redundant gates in such a system.                                                                                                                                                                                            |
| (d) | simplify logic systems using<br>Boolean algebra, Karnaugh<br>maps and multiplexers              | Draw a Karnaugh map for a logic system with up<br>to four inputs and use it to minimise the number of<br>gates required.                                                                                                                                                                 |
|     |                                                                                                 | Design and analyse a system with up to four inputs<br>using a multiplexer as a programmable logic<br>system.                                                                                                                                                                             |
| (e) | design and construct circuits                                                                   | Translate a design specification into a truth table.                                                                                                                                                                                                                                     |
|     | consideration to sourcing,<br>sinking, pull-up and pull-down                                    | Design and test a system, with up to four inputs from a specification.                                                                                                                                                                                                                   |
|     | resistors                                                                                       | Generate the Boolean expression for a system<br>[with up to four inputs] from a logic diagram or a<br>truth table.                                                                                                                                                                       |
| (f) | use de Morgan's theorem to<br>simplify a logic system                                           | Apply de Morgan's theorem to simplify a logic system having up to three inputs.                                                                                                                                                                                                          |
|     | $\overline{A+B} = \overline{A} \cdot \overline{B}$                                              |                                                                                                                                                                                                                                                                                          |
|     | $\overline{A.B} = \overline{A} + \overline{B}$                                                  |                                                                                                                                                                                                                                                                                          |
| (g) | use the Boolean identities $A_1 - A_2 + A_3 - A_4 - A_4$                                        |                                                                                                                                                                                                                                                                                          |
|     | A. $\overline{A} = 0$ , $A+1=1$ , $A+0 = A$ ,                                                   |                                                                                                                                                                                                                                                                                          |
| (h) | A+A=A, A+A=1                                                                                    |                                                                                                                                                                                                                                                                                          |
| (1) | identities                                                                                      |                                                                                                                                                                                                                                                                                          |
|     | $\mathbf{A} + \mathbf{A} \cdot \mathbf{B} = \mathbf{A} + \mathbf{B}$                            |                                                                                                                                                                                                                                                                                          |
|     | $A \cdot B + A = A \cdot (B + 1) = A$                                                           |                                                                                                                                                                                                                                                                                          |



# 7. OPERATIONAL AMPLIFIERS

|     | Spec Statement                                                                                                                                                                                                                                                      | Comment                                                                                                                                                                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) | recall the characteristics of an ideal<br>op-amp and be aware that these<br>may be different for a typical op-<br>amp                                                                                                                                               | <ul> <li>Recall the following characteristics of an ideal op-amp:</li> <li>infinite open loop gain</li> <li>infinite input impedance</li> <li>zero output impedance</li> <li>infinite slew-rate</li> <li>infinite common-mode rejection ratio.</li> </ul> |
| (b) | recognise that the voltage<br>difference between the two inputs<br>of an op-amp with negative<br>feedback is virtually zero (resulting<br>in a virtual earth if one of the inputs<br>is at 0 V) provided the output is not<br>saturated                             |                                                                                                                                                                                                                                                           |
| (c) | explain the use of an op-amp in a comparator circuit                                                                                                                                                                                                                |                                                                                                                                                                                                                                                           |
| (d) | recall how the output state of a<br>comparator depends upon the<br>relative values of the two input<br>states and design comparator<br>switching circuits                                                                                                           |                                                                                                                                                                                                                                                           |
| (e) | recall and apply the conditions for the balance of a bridge circuit                                                                                                                                                                                                 | A comparator circuit often receives input signals from the centres of two voltage dividers, making up a bridge circuit.                                                                                                                                   |
| (f) | define the voltage gain, G, of an amplifier as $G = \frac{V_{OUT}}{V_{IN}}$ and be able to select and apply the equation                                                                                                                                            |                                                                                                                                                                                                                                                           |
| (g) | draw, recognise and recall the<br>characteristics of the following op-<br>amp circuits,<br>non-inverting amplifier<br>inverting amplifier<br>summing amplifier<br>comparator<br>voltage follower circuit                                                            | Draw and interpret response graphs of<br>inverting and non-inverting amplifiers for AC<br>and DC input signals.                                                                                                                                           |
| (h) | select and apply the following<br>equations for op-amp circuits:<br>non-inverting amplifier $G = 1 + \frac{R_F}{R_1}$<br>inverting amplifier $G = -\frac{R_F}{R_{IN}}$<br>summing amplifier<br>$V_{ourr} = -R_F \left( \frac{V_1}{V_1} + \frac{V_2}{V_2} + \right)$ |                                                                                                                                                                                                                                                           |



| (i) | select and apply the following equations for op-amp circuits: comparator $V_{OUT} = V_S \text{ for } V_+ > V$<br>$V_{OUT} = -V_S \text{ for } V_+ < V$<br>voltage follower circuit $V_{OUT} = V_{IN}$ |                                                                                                                                                                                                                                                          |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (j) | relate the input impedance of an op-amp to its configuration                                                                                                                                          | Recall that the input impedance of a non-inverting amplifier is equal to that of the op-amp it uses.                                                                                                                                                     |
|     |                                                                                                                                                                                                       | amplifier is approximately equal to that of its input resistor.                                                                                                                                                                                          |
| (k) | recall that the bandwidth is the frequency range over which the                                                                                                                                       |                                                                                                                                                                                                                                                          |
|     | voltage gain is greater than $\frac{1}{\sqrt{2}}$ of its                                                                                                                                              |                                                                                                                                                                                                                                                          |
|     | maximum value and estimate this<br>bandwidth from a frequency<br>response curve and use the gain-<br>bandwidth product (unity gain                                                                    |                                                                                                                                                                                                                                                          |
|     | bandwidth) to estimate bandwidth                                                                                                                                                                      |                                                                                                                                                                                                                                                          |
| (I) | design single stage amplifiers based<br>on inverting and non-inverting<br>voltage amplifiers to achieve a<br>specified voltage gain or bandwidth                                                      | Applications could include using calibrated sensors to provide a dc input to a non-inverting amplifier.                                                                                                                                                  |
| (m) | explain how clipping and slew-rate can lead to distortion                                                                                                                                             | Recognise clipping distortion, and describe<br>how it can be reduced by increasing the supply<br>voltage, reducing the gain or reducing input<br>amplitude.<br>Recognise slew rate distortion for a step input<br>and a high frequency sinusoidal input. |
| (n) | select and apply the equations                                                                                                                                                                        |                                                                                                                                                                                                                                                          |
|     | slew rate = $\frac{\Delta V_{OUT}}{\Delta t}$ definition of slew                                                                                                                                      |                                                                                                                                                                                                                                                          |
|     | rate                                                                                                                                                                                                  |                                                                                                                                                                                                                                                          |
|     | slew rate = $2 \pi f V_p$ minimum slew-                                                                                                                                                               |                                                                                                                                                                                                                                                          |
|     | signal                                                                                                                                                                                                |                                                                                                                                                                                                                                                          |



#### 8. TIMING CIRCUITS

|     | Spec Statement                                                                                                                                                                                                                                                                                                                                             | Comment                                                                 |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| (a) | use the equation for the time<br>constant (T) for an RC circuit:<br>T = RC                                                                                                                                                                                                                                                                                 |                                                                         |
| (b) | select and apply the<br>exponential charging and<br>discharging equations:<br>$V_c = V_0 \left(1 - e^{-\frac{t}{RC}}\right)$ for a charging<br>capacitor<br>$V_c = V_0 e^{-\frac{t}{RC}}$ for a discharging<br>capacitor<br>and use 0.69 RC as the half<br>time and 5 RC as an<br>approximation to estimate<br>effective charging and<br>discharging times | Sketch capacitor charge and discharge curves for voltage and current.   |
| (c) | select and apply the equations<br>$t = -RC \ln \left(1 - \frac{V_{c}}{V_{0}}\right) \text{charging}$ capacitor<br>$t = -RC \ln \left(\frac{V_{c}}{V_{0}}\right) \text{discharging}$ capacitor                                                                                                                                                              |                                                                         |
| (d) | calculate values of T, R and C<br>for a charging / discharging<br>capacitor by using a graph<br>(including log graphs)                                                                                                                                                                                                                                     |                                                                         |
| (e) | use a RC circuit in debouncing switches                                                                                                                                                                                                                                                                                                                    |                                                                         |
| (f) | recall the properties of monostable circuits                                                                                                                                                                                                                                                                                                               | Recall that a monostable circuit has one stable and one unstable state. |
| (g) | explain the use of a<br>monostable circuit in<br>conjunction with a RC network<br>in a time-delay circuit                                                                                                                                                                                                                                                  | State the advantage of adding a buffer to the output of the RC network. |
| (h) | recall the properties of an astable circuit and its use as a pulse generator                                                                                                                                                                                                                                                                               | Recall that an astable circuit has two unstable states.                 |



| -   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                   |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| (i) | explain the operation, draw and<br>design the circuit of an astable<br>circuit based upon a Schmitt<br>trigger and select and apply the<br>approximation $f \approx \frac{1}{RC}$ , where f<br>is the operating frequency                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                   |
|     | draw and analyse circuits for<br>monostable and astable circuits<br>based upon a 555 timer IC, and<br>select and apply the following<br>equations to calculate their<br>characteristics including pulse<br>duration, frequency, mark-<br>space ratio<br>$f = \frac{1}{T}$ frequency, period<br>relationship<br>T = 1.1RC 555 monostable<br>$t_H = 0.7(R_1 + R_2)C$ mark time<br>of a 555 astable circuit<br>$t_L = 0.7R_2C$ space time of a<br>555 astable circuit<br>$f = \frac{1.44}{(R_1 + 2R_2)C}$ frequency of a<br>555 astable circuit<br>$\frac{T_{ON}}{T_{OFF}} = \frac{R_1 + R_2}{R_2}$ mark/space ratio<br>of an astable | Draw and interpret output graphs for monostable<br>and astable circuits.<br>T is the time period. |



# 9. SEQUENTIAL LOGIC SYSTEMS

|     | Spec Statement                                                                                                     | Comment                                                                                                        |
|-----|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| (a) | design and describe the action of a Set-Reset ( $\overline{SR}$ ) latch based on NAND gates                        | Use a truth table sequence to describe the action of the bistable.                                             |
| (b) | describe the significance of propagation delays in sequential systems                                              |                                                                                                                |
| (c) | construct and use timing<br>diagrams to explain the<br>operation of sequential logic<br>circuits                   |                                                                                                                |
| (d) | recall the characteristics and uses of the inputs and outputs                                                      | Draw a timing diagram to illustrate how a transition gate can be used to produce edge-triggering.              |
|     | of D-type flip-flops for:<br>• transition gates<br>• frequency divider circuits<br>• asynchronous counters         | Design a transition gate to a given specification.                                                             |
|     |                                                                                                                    | Design up and down counters based on D-type flip-flops. (up to 4-bit)                                          |
|     |                                                                                                                    | Design 4-bit modulo-n counters and binary coded decimal (BCD) counters and draw the resulting timing diagrams. |
| (e) | design systems that use a<br>dedicated 4-bit counter and<br>combinational logic to produce<br>a sequence of events |                                                                                                                |
| (f) | design and analyse a 2 digit decimal counting system                                                               | Describe the use of decoders and seven-segment displays.                                                       |
|     |                                                                                                                    | Decoders are available integrated with BCD counters in a single IC or separately.                              |
| (g) | convert between binary,<br>decimal, hexadecimal and<br>binary-coded decimal (BCD)<br>number systems                |                                                                                                                |



## **10. MICROCONTROLLERS**

| Spec Statement |                                                                         | Comment                                                                                                                                                                                                                                                                                                                          |
|----------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a)            | analyse and design flowchart<br>programs to program<br>microcontrollers | Questions are limited to designing a flowchart to<br>meet a given specification, analysing a given<br>flowchart, modifying a given flowchart or<br>completing a template for a flowchart.<br>Use the following operations in flowcharts:<br>input/output, counting, branching, testing, time<br>delay and arithmetic operations. |

## **11. MAINS POWER SUPPLY SYSTEMS**

| Spec Statement |                                                                                             | Comment                                                                                                                            |
|----------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| (a)            | recall the use of diodes for half-wave and full wave                                        | Draw and explain the use of diodes in half-wave and full-wave bridge rectifiers.                                                   |
|                | rectification                                                                               | Calculate the peak value of the output voltage of half-wave and full-wave rectifiers, given the rms input voltage.                 |
| (b)            | describe the effect of<br>capacitors and loads on the<br>output of a simple power<br>supply | Draw graphs to show the effect of a capacitor and<br>the effect of load resistance on ripple voltage for a<br>simple power supply. |
| (c)            | select and apply the ripple voltage equation $V_r = \frac{I}{f_r C}$                        |                                                                                                                                    |
| (d)            | design zener-regulated power<br>supplies and draw graphs to<br>show the effect of loading   | Design a simple power supply consisting of a zener diode and current-limiting resistor connected as a voltage divider.             |
|                |                                                                                             | Calculate suitable values for the current-limiting resistor and the maximum value of output current available.                     |



#### **Component 2**

The NEA is an integral part of the WJEC Eduqas AS in Electronics and contributes 20% to the final assessment. This component requires each learner to complete three tasks independently. The tasks build on the concepts studied throughout the specification and the requirement to relate practical circuit design and realisation gained from the study of Component 1.

Task 1 (20 marks) – involves the development of a digital system.

**Task 2** (20 marks) – involves the development and investigation to test an analogue system.

**Task 3** (20 marks) – involves the development of a microcontroller system programed via a flowchart.

Learners should be encouraged and supported to select tasks in which they are interested and which are neither under nor over ambitious. The focus for each learner's task must be signed off by the teacher. The teacher should discuss the proposed focus of the task with the learner, considering the requirements of the assessment and the ability and interests of the individual learner. The teacher must be satisfied that the suggested focus has the potential for the individual learner to:

- analyse the problem and derive a design specification;
- develop and test a range of sub-systems;
- develop, realise and test a final physical system;
- evaluate the final system against the design specification and suggest improvements.

This will help ensure the task is at a suitable level for the learner concerned and will provide that individual with a level of challenge that is appropriate to their abilities, in the context of the requirements of an AS in Electronics qualification.

Having decided on a context for each task, the learner should undertake appropriate research so that a list of performance parameters (specification) can be produced. It is expected that the specification will contain realistic numerical values against which the final performance of the work can be judged.

In each task the overall system should be developed as a number of sub-systems which can be individually and/or incrementally tested.

The learner should fully document the development of each task in a report. It is the evidence contained within this report and the system produced upon which each task should be marked and assessed. The report should contain evidence for each task of the following sections:

- System planning including analysis of the problem and a design specification
- System development including the development of the system in terms of subsystem, annotated circuit diagrams and description of testing each sub-system and the recording of results



- System realisation including annotated block and circuit diagrams; evidence of layout planning; description of testing of complete systems and the recording of results
- Evaluation including a detailed evaluation of the system against the design specification and suggestions for improvement.

The report should be presented in a logical order that is easy to read and understand. It should contain an acknowledgement of all sources of information and help. Photographs of the complete physical system must be included in the report.

In each task the system should be fully tested when the project is complete. The testing should be documented with results being displayed in tables and graphs, where appropriate. These tests will enable the learner to assess the system and identify faults and limitations. The learner should then evaluate the final system against the design specification and suggest further developments.

#### Task 1

Task 1 requires learners to design and realise a digital system. Initial sub-systems may be simulated and tested on CAD programs or development boards to prove the sub-systems before final realisation of a physical circuit of the complete system for testing.

#### Task 2

Task 2 requires learners to investigate an analogue system by designing, realising and testing it. The task has an emphasis on the testing and recording of results for an analogue system to meet their test specification.

#### Task 3

Task 3 is intended to introduce learners to software control techniques using flowcharts. Several manufacturers produce PIC development systems which can be used to deliver this part of the component. The work must not be limited to 'onscreen' design and emulation, but must involve the actual programing of a PIC chip, and its testing remotely on a physical circuit. Initial program testing can be carried out using a development board to prove the program before final testing on a physical circuit.

#### **Physical circuit**

Construction of all systems may be on prototype board, strip board or printed circuit board. Whichever method of construction is chosen, the layout and mounting of components and wiring should be neat and logical, assist the design, allow testing of and fault finding of the system. Pre-constructed circuit boards such as PIC or Arduino development boards are **not** acceptable as the final circuit.



Task 1: Digital system

# **Bar Graph Scrolling LEDs**

#### Introduction:

Limited analysis of problem and a partial specification.

This circuit is a linear scrolling set of LEDs, as is used ubiquitously in decorative lighting applications (e.g. christmas lights). It cycles progressively through the LEDs, at a constant speed, returning to the first LED after it gets to the last. The LEDs should complete one cycle every second, so each of the ten LEDs should stay on for exactly 0.1S. The circuit will run on  $5V\pm0.1V$ .





#### **Method of Operation:**

The oscillator is based around the 401016 Schmitt-Trigger inverter. The oscillator works by charging and discharging a capacitor through a resistor. The inverter detects when the capacitor has charged/discharged above/below a certain level, and switches it's output on/off accordingly. The time the capacitor takes to transition between the two switching levels dictates the frequency of the output pulses.

The oscillator continuously pulses the clock input of the 4017. The 4017 counts up to 10, displaying the output in a sequential, denary display. When the 4017 gets to 10, the next clock pulse prompts it to reset itself, returning it to 1. The output therefore appears to continuously cycle downwards, then back to the beginning, and so on. The cathodes of all the LEDs are connected to ground by 330 $\Omega$  resisors, to limit current, and prevent damage, according to  $R = \frac{V}{I}$ , where V<sub>LED</sub>=3, and I<sub>LED</sub>=10mA, so R=300 $\Omega$ . 330 $\Omega$  was therefore

chosen as the next highest E24 value.

I wanted the LEDs to complete one cycle per second, so, using T = 0.5RC, I

chose values of  $2k\Omega$  and  $100\mu F.$  This gives a time period of 0.1S, which, for 10 LEDs, means one cycle every 1.0S.





Some comparison with specification provided.

I used a digital camera programmed to take one picture every 0.1S, over the course of 1 second. The resulting ten photographs show that the LEDs do in fact complete one full cycle per second:

| Time of<br>frame after<br>start of<br>sequence / S | 0.15   | 0.2S | 0.35 | 0.45 | 0.55 | 0.6S | 0.7S     | 0.85 | 0.95 | 1.0S |
|----------------------------------------------------|--------|------|------|------|------|------|----------|------|------|------|
| Photo of<br>which LED is<br>on.                    | NUNUNU |      |      |      |      |      | ITTELLER |      |      |      |

I measured the voltage across the LEDs in the bargraph display, which almost all gave a reading of 2.12V(±0.01V). This means, according to  $I = \frac{V}{R}$ ;

 $I = \frac{5-2.12}{330} = 0.00873 = 8.73 mA$ 

The LEDs are therefore slightly underdriven, which is safer for the lifetime of each LED, but slightly dimmer than intended.

An oscilloscope trace could have been provided to check accuracy of astable frequency.

The intended brightness of the LEDs could have been considered in the analysis and specification.



# Task 1: Digital system

| 1. System pla | Mark awarded                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                        |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 3 marks       | <ul> <li>The candidate has provided:</li> <li>a clear analysis of a problem leading to a design specification in both qualitative and quantitative terms (typically at least 3 of each), and including 3 or more detailed realistic electronic parameters</li> </ul>                                                                                                                                                                                                                                                                                                                                                                       | x<br>x                 |
| 2 marks       | <ul> <li>The candidate has provided:</li> <li>some analysis of a problem with a design specification in both qualitative and quantitative terms (typically at least 2 of each), and including 1 or more realistic electronic parameters</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         | ×<br>?<br>✓            |
| 1 mark        | <ul> <li>The candidate has provided:</li> <li>a limited analysis of a problem and a partial design specification in either qualitative or quantitative terms (typically at least 4 in total)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    | √<br>1 mark            |
| 0 marks       | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 2. System Dev | velopment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Mark awarded           |
| 6 - 8 marks   | <ul> <li>The candidate has:</li> <li>provided a clearly labelled block diagram for the system and developed the system as a series of sub-systems and made predictions regarding its behaviour</li> <li>produced an accurate good quality fully labelled circuit diagram for the system</li> <li>planned and produced a very well organised physical circuit layout with all wires arranged vertically/horizontally, and showed good awareness of risk assessment</li> <li>arranged wires with no unnecessary crossing of components which were mounted to a high standard and showed good awareness of safe working procedures</li> </ul> | x<br>✓<br>?            |
| 3 - 5 marks   | <ul> <li>The candidate has:</li> <li>provided a labelled block diagram for the system and made some attempt to develop the system as a series of sub-systems</li> <li>produced an accurate well labelled circuit diagram for the system</li> <li>planned and produced a generally well organised physical circuit layout with most wires arranged vertically/horizontally and showed some awareness of risk assessment</li> <li>arranged most wires without unnecessary crossing of components which were mounted to a good standard and showed awareness of safe working procedures</li> </ul>                                            | x<br>x<br>v            |
| 1 - 2 marks   | <ul> <li>The candidate has:</li> <li>made a superficial attempt to develop the system as a series of subsystems</li> <li>produced a circuit diagram for the system which was partially labelled or lacked clarity</li> <li>produced a physical circuit layout with minimal evidence of organisation/planning and showed some superficial awareness of risk assessment/ safe working procedures</li> </ul>                                                                                                                                                                                                                                  | ✓<br>✓<br>✓<br>5 marks |
| 0 marks       | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V marks                |



| 3. System Re  | Mark awarded                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 5 - 6 marks   | <ul> <li>The candidate has:</li> <li>performed functional tests on all the sub-systems and recorded all relevant results</li> <li>tested the complete physical system prototype and provided a detailed analysis of the results using standard scientific convention which included most of the relevant electrical measurements</li> <li>produced an electronic system that worked consistently and reliably and included a comprehensive user guide</li> </ul> | x<br>✓<br>✓<br>X       |
| 3 - 4 marks   | <ul> <li>The candidate has:</li> <li>performed functional tests on most of the sub-systems and recorded most relevant results</li> <li>tested the complete physical system prototype and provided some analysis of the results using standard scientific convention which included some of the relevant electrical measurements</li> <li>produced an electronic system that worked most of the time and included a user guide</li> </ul>                         | *<br>*<br>*<br>*       |
| 1 - 2 marks   | <ul> <li>The candidate has:</li> <li>performed functional tests on 1 or more different sub-systems and made some attempt at recording the results</li> <li>tested the complete physical system prototype and provided a limited analysis of the results</li> <li>produced an electronic system in which at least 2 sub-systems worked most of the time</li> </ul>                                                                                                | ✓<br>✓<br>✓<br>4 marks |
| 0 marks       | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |
| 4. Evaluation |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Mark awarded           |
| 3 marks       | <ul> <li>Undertaken a critical and objective evaluation of the performance of the complete system which was valid, made comprehensive comparisons with the design specification and made at least 2 suggestions for improvement with explanations of how they improve the system</li> </ul>                                                                                                                                                                      | x                      |
| 2 marks       | <ul> <li>The candidate has:</li> <li>undertaken an objective evaluation of the performance of the complete system which was valid, made some comparisons with the design specification and made at least 2 suggestions for improvement</li> </ul>                                                                                                                                                                                                                | ✓<br>X                 |
| 1 mark        | <ul> <li>The candidate has:</li> <li>undertaken a simple evaluation of the performance of the complete system which was valid in few respects, made minimal comparison with the design specification and made at least 1 superficial suggestion for improvement</li> </ul>                                                                                                                                                                                       | ✓<br>X<br>1 mark       |
| 0 marks       | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |

Task 1 – Total mark





AS System design and realisation tasks

Task 2: Analogue system

# **Inverting Amplifier**

### Introduction:

The circuit I built is an inverting amplifier. It takes a given signal at it's input, and produces an output proportional to the inverse of the input signal, multiplied by the gain of the amplifier.

It should accept input signals up to 1V in amplitude, given the supply rail of  $\pm$ 15V( $\pm$ 0.1V), and the gain of -10. It can be used to amplify a small signal, such

as in audio equipment.

Minimal analysis but 2 measurable parameters provided.



Very well organised physical circuit with all wires arranged vertically/horizontally.



#### Method of Operation:

The circuit uses an op-amp in a closed-loop gain configuration, with a potential divider combination to set the closed-loop gain of the amp. I decided, for simplicity, to choose resistor values which would give me a gain of -10, according to  $G = -\frac{Rf}{Rin}$ . I therefore chose a value of 1K for R<sub>in</sub>, and 10K for R<sub>f</sub>. The gain could then be tested by providing a certain input signal amplitude, and using an oscilloscope to view the amplitude of the output. The output signal should be 10 times the amplitude of the input signal, but in antiphase.

#### Circuit:





#### **Predictions:**

I can test the operation of the amplifier by using two oscilloscope probes. One at the input, and the other at the output. The oscilloscope would display two waveforms, in antiphase, the output being ten times the amplitude of the input. For a gain of (-)10, according to  $G = -\frac{Rf}{Rin}$ :

| V <sub>input</sub> / V | Predicted Outputs / V |
|------------------------|-----------------------|
| 0.1                    | 1                     |
| 0.2                    | 2                     |
| 0.3                    | 3                     |
| 0.4                    | 4                     |
| 0.5                    | 5                     |
| 0.6                    | 6                     |
| 0.7                    | 7                     |
| 0.8                    | 8                     |
| 0.9                    | 9                     |
| 1.0                    | 10                    |

Evidence of planning test procedures but - sign missing in the predicted output voltages.

## **Testing:**

I used an oscilloscope with probes at the inputs and the outputs; I connected the input probe to channel 1 and the output probe to channel 2. On the oscilloscope, I set the two channels to overlay on the display, and the timebase and V/div for both to be the same; 50ms/div and 5V/div respectively. This allowed me to clearly see and illustrate the comparison between the two signal traces.

Identified all the appropriate test equipment.



I used a signal generator to provide a constant frequency signal, of variable amplitude, to the input of the circuit. The oscilloscope traces' intersection with the axes showed the peak amplitude of the two signals. I varied the amplitude of the input signal from 0.1V up to 1.0V in increments of 0.1V. I read-off the value of the amplitude of the wave, displayed on the oscilloscope, and collected them in a table.



The above image shows an oscilloscope with the Input in red, and the Output in yellow. The output amplitude is 14V, showing the output just before clipping occurs. The gain of -10 and the power supply of  $\pm$ 15V implies that the maximum input amplitude should be 1.5V. This is not the case however, due to an approximately 1V voltage-drop across the transistors at either side of the op-amp's output stage. The voltage drop at either side of the output stage therefore limits the output amplitude to  $\pm$ 14V, before saturation, and therefore clipping of an input signal, occurs.



Clearly recorded results in table form/oscilloscope traces but not graphically. Good analysis of the results provided and some justification for the accuracy of most of the measurements made.

## **Results:**

 $V_{input}$  / V [±0.1V] Predicted Outputs / V  $V_{output}$  / V [±0.1V]

| 0.1 | 1  | 1.0 |
|-----|----|-----|
| 0.2 | 2  | 2.0 |
| 0.3 | 3  | 3.0 |
| 0.4 | 4  | 4.0 |
| 0.5 | 5  | 5.0 |
| 0.6 | 6  | 6.0 |
| 0.7 | 7  | 7.0 |
| 0.8 | 8  | 8.0 |
| 0.9 | 9  | 9.0 |
| 1.0 | 10 | 10  |

As shown in the table, the measured outputs are congruous with the predictions of the outputs based on input signal amplitude and gain. The circuit can therefore be said to work correctly, given that the results are within the  $\pm 1V$  error tolerance of the apparatus.

The evaluation of the performance of system is valid in most respects. Some comparisons with the design specification made.



| Task 2: | Analogue | system |
|---------|----------|--------|
|---------|----------|--------|

| 1. System pla | Mark awarded                                                                                                                                                                                                                                                                                                          |                   |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 3 marks       | <ul> <li>The candidate has provided:</li> <li>a clear analysis of a problem leading to a design specification in both qualitative and quantitative terms (typically at least 3 of each), and including 3 or more detailed realistic electronic parameters</li> </ul>                                                  | x<br>x            |
| 2 marks       | <ul> <li>The candidate has provided:</li> <li>some analysis of a problem with a design specification in both qualitative and quantitative terms (typically at least 2 of each), and including 1 or more realistic electronic parameters</li> </ul>                                                                    | ✓<br>✓            |
| 1 mark        | <ul> <li>The candidate has provided:</li> <li>a limited analysis of a problem and a partial design specification in either qualitative or quantitative terms (typically at least 4 in total)</li> </ul>                                                                                                               | ✓<br>2 marks      |
| 0 marks       | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                           | 2 1101110         |
| 2. System Dev | Mark awarded                                                                                                                                                                                                                                                                                                          |                   |
| 4 marks       | <ul> <li>The candidate has:</li> <li>produced an accurate good quality circuit diagram for the system which was clearly labelled</li> <li>planned and produced a very well organised physical circuit layout with all wires arranged vertically/horizontally, and showed good awareness of risk assessment</li> </ul> | x<br>x<br>×       |
| 2 - 3 marks   | <ul> <li>The candidate has:</li> <li>produced an accurate well labelled circuit diagram for the system</li> <li>planned and produced a generally well organised physical circuit layout with most wires arranged vertically/horizontally and showed some awareness of risk assessment</li> </ul>                      | x<br>✓            |
| 1 mark        |                                                                                                                                                                                                                                                                                                                       |                   |
|               | <ul> <li>The candidate has:</li> <li>produced a circuit diagram for the system that was partially labelled or lacked clarity</li> <li>produced a physical circuit layout with minimal evidence of organisation/planning and showed some superficial awareness of risk assessment/ safe working procedures</li> </ul>  | ✓<br>✓<br>3 marks |



| 3. System Re               | Mark awarded                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 8 - 10 marks               | <ul> <li>The candidate has:</li> <li>provided comprehensive evidence of planning test procedures and has clearly identified all the appropriate test equipment and made predictions regarding test ranges required</li> <li>tested the complete physical system prototype with all the relevant numerical measurements of the system parameters being made making, appropriate use of standard scientific convention</li> <li>provided a detailed justification for the accuracy of most of the measurements made and clearly recorded the results in table form and graphically</li> <li>provided a detailed analysis of the results</li> </ul>                                                                                                                                                                                                                                                                | ×<br>✓<br>×<br>?<br>✓ |
| 4 - 7 marks<br>1 - 3 marks | <ul> <li>The candidate has:         <ul> <li>provided evidence of planning test procedures and has identified all the appropriate test equipment</li> <li>tested the complete physical system prototype with most of the relevant numerical measurements of the system parameters being made, making some appropriate use of standard scientific convention</li> <li>provided some justification for the accuracy of most of the measurements made and recorded the results in table form and graphically</li> <li>provided good analysis of the results</li> </ul> </li> <li>The candidate has:         <ul> <li>provided minimal evidence of planning test procedures and has identified some appropriate test equipment</li> <li>partially tested the complete physical system prototype and made basic numerical measurements</li> <li>recorded results in table form or graphically</li> </ul> </li> </ul> |                       |
| 0 marks                    | Response not creditworthy or not attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Mork oworded          |
| 3 marks<br>2 marks         | <ul> <li>The candidate has:         <ul> <li>undertaken a critical and objective evaluation of the performance of the complete system which was valid, made comprehensive comparisons with the design specification and made at least 2 suggested improvements in procedures for data collection</li> </ul> </li> <li>The candidate has:         <ul> <li>undertaken an objective evaluation of the performance of the complete system which was valid and made at least 2 comparisons with the design specification</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                     | X<br>X<br>V           |
| 1 mark<br>0 marks          | <ul> <li>The candidate has:         <ul> <li>undertaken a simple evaluation of the performance of the complete system which was valid in few respects, made minimal comparison with the design specification and made at least 1 superficial suggestion for improvement</li> </ul> </li> <li>Response not creditworthy or not attempted.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ✓<br>2 marks          |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |

Task 1 – Total mark



#### AS System design and realisation tasks

#### Task 3: Microcontroller system (Flowchart program)

Introduction:

# **Traffic Light LEDs**

A very basic design specification. One measurable parameter provided but little evidence of analysis of the problem.

The circuit is a set of traffic lights, which alternate in a timed sequence, used to control the flow of traffic on a road or at a junction. The red and green lights should stay on for 5 seconds each ( $\pm 0.05S$ ), and the transition time with amber between the two should last for 1 second ( $\pm 0.01S$ ). It should run on 5V $\pm 0.1V$ .



Well organised physical layout. The mounting of the 3 resistors was not to a high standard.







## Method of Operation:

When the PIC is first powered on starts running the first command. It will run the sequence illustrated above of red, amber, and green LED's repeatedly. When the last instruction has been executed, it will go back to the first instruction, and cycle through the command lines again.

This loop is achieved via the naming of the primary routine 'main', and, at the end of the routine, performing a call to the routine 'main', thereby endlessly cycling through that routine.

The use of programmable timing periods provides the flexibility to use the PIC in various different contexts, where one might want to change timings to adjust for traffic flow, pedestrian concentrations, etc.



No evidence of computer simulation tests/tests on a development board.

#### Testing:

I decided to use an oscilloscope to measure the time period of the outputs, as I knew that a stop-clock with 0.01s accuracy was unlikely to be precise enough, given the clock rate of the PICAXE chip, and the instructions-per-cycle rate. The oscilloscope was therefore the only piece of test apparatus capable of measuring the time period accurately enough to detect possible variations from the programmed value.

The oscilloscope was set-up to trigger a timer on the rising edge of the signal, and to stop the timer on the falling edge. The value of the timer duration is displayed as +D width  $\sim PW$ :, outlined in green in the photographs.

The images below show the oscilloscope's measurements of the time period of the outputs of pin 1 and pin 2 respectively.







# **Results:**

| Results: | Programmed Value / S | Measured Value / S | Percentage error: |
|----------|----------------------|--------------------|-------------------|
| Pin 1    | 5                    | 4.992              | 0.16 %            |
| Pin 2    | 1                    | 1.000              | 0.00%             |
| Pin 3    | 5                    | 4.997              | 0.06%             |

The percentage error between the programmed values and the values measured by the oscilloscope was , at most, 0.16%, for a value of 5s. My intended accuracy was  $\pm 1\%$  per second. The lowest measured accuracy was 0.032% per second.

Good testing of the program timings.



The measured accuracy is therefore approximately three times the intended accuracy, concluding the successful operation of the circuit.

| Colour Predicted Outputs / V |     | $V_{output}$ / V [±0.1V] |  |
|------------------------------|-----|--------------------------|--|
| Red                          | 1.7 | 1.72                     |  |
| Amber                        | 2.0 | 1.93                     |  |
| Green                        | 2.1 | 2.11                     |  |

Incomplete evaluation which was valid in some respects with no evidence of suggestions for improvement.



# Task 3: Microcontroller system (Flowchart program)

| 1. System planning                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Mark awarded                                             |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 2 marks                                   | <ul> <li>The candidate has provided:</li> <li>a clear and concise analysis of a problem and a design specification in both qualitative and quantitative terms (typically at least 3 of each), and including two or more detailed realistic measurable parameters</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | x                                                        |
| 1 mark                                    | <ul> <li>The candidate has provided:</li> <li>An analysis of a problem and a partial design specification in either qualitative or quantitative terms (typically at least 4 in total)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | *                                                        |
| 0 marks                                   | Response not credit worthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 mark                                                   |
| 2. System Dev                             | velopment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Mark awarded                                             |
| 6 - 8 marks<br>3 - 5 marks<br>1 - 2 marks | <ul> <li>The candidate has:</li> <li>produced a comprehensive flowchart solution to the problem and make predictions regarding its behaviour</li> <li>devised a program that reacted to and used information from inputs to control outputs and utilised 4 or more port bits</li> <li>used 8 or more different commands in the program including two types of decision command</li> <li>produced simulation tests and given a full account of the tests on the proposed flowchart program</li> <li>The candidate has:</li> <li>produced a good flowchart solution to the problem</li> <li>devised a program that reacted to and used information from inputs to control outputs and utilised 3 or more port bits</li> <li>used 6 or more different commands in the program including one or more types of decision command</li> <li>produced simulation tests and given a reasonable account of the tests on the results</li> </ul> | x<br>x<br>x<br>✓<br>?<br>✓<br>X<br>x<br>x<br>x<br>x<br>✓ |
| 0 marks                                   | tests on the proposed flowchart program, with some omissions in the results<br>Response not creditworthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ✓<br>3 marks                                             |



| 3. System Re  | Mark awarded                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                       |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 6 - 8 marks   | <ul> <li>The candidate has:</li> <li>produced an accurate circuit diagram and physical circuit layout which were very well organised and provide a component list</li> <li>made most wire connections and mounted most components to a high standard and showed good awareness of risk assessment/safe working procedures</li> <li>downloaded the program to the microcontroller circuit and comprehensively tested the complete physical system prototype;</li> <li>provided a detailed analysis of the results for a system that worked consistently and reliably</li> </ul> | ✓<br>×<br>?<br>✓<br>✓ |
| 3 - 5 marks   | <ul> <li>The candidate has:</li> <li>produced an accurate circuit diagram and physical circuit layout which were organised</li> <li>made most wire connections and mounted most components to a good standard and showed some awareness of risk assessment/safe working procedures</li> <li>downloaded the program to the microcontroller circuit and tested the majority of the complete physical system prototype</li> <li>provided some relevant analysis of the results with some detail for a system that mainly worked</li> </ul>                                        | *<br>*<br>*           |
| 1 - 2 marks   | <ul> <li>The candidate has:</li> <li>produced a circuit diagram and physical circuit layout which tended not to be very well organised</li> <li>downloaded the program to the microcontroller circuit and partially tested the complete physical system prototype</li> <li>provided some superficial analysis of the results for a system that worked at some time.</li> </ul>                                                                                                                                                                                                 | *<br>*<br>*           |
| 0 marks       | Response not creditworthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7 marks               |
| 4. Evaluation |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mark awarded          |
| 2 marks       | <ul> <li>The candidate has:</li> <li>undertaken an objective evaluation of the performance of the complete system which was valid, made comprehensive comparisons with the design specification and made at least 2 suggestions for improvement with explanations of how they improve the system</li> </ul>                                                                                                                                                                                                                                                                    | x<br>x<br>x           |
| 1 mark        | <ul> <li>The candidate has:</li> <li>undertaken a simple evaluation of the performance of the complete system which was valid in few respects, made minimal comparison with the design specification and made at least 1 superficial suggestion for improvement</li> </ul>                                                                                                                                                                                                                                                                                                     | ✓<br>✓<br>×           |
| 0 marks       | Response not creditworthy or not attempted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 mark                |

Task 1 – Total mark





#### Acknowledgements

This guide includes work created by students using the following software:

- New Wave Concepts Circuit Wizard
- Sumdog Ltd Yenka
- Revolution Education Ltd PICAXE Editor

Every effort has been made to trace the copyright holders of materials however if there are omissions or inaccuracies please inform us so that any necessary corrections can be made.